1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2008
3*4882a593Smuzhiyun * Stefan Roese, DENX Software Engineering, sr@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * based on a the Linux rtc-m41t80.c driver which is:
6*4882a593Smuzhiyun * Alexander Bigga <ab@mycable.de>, 2006 (c) mycable GmbH
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * Date & Time support for STMicroelectronics M41T62
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* #define DEBUG */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <command.h>
19*4882a593Smuzhiyun #include <rtc.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #if defined(CONFIG_CMD_DATE)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define M41T62_REG_SSEC 0
25*4882a593Smuzhiyun #define M41T62_REG_SEC 1
26*4882a593Smuzhiyun #define M41T62_REG_MIN 2
27*4882a593Smuzhiyun #define M41T62_REG_HOUR 3
28*4882a593Smuzhiyun #define M41T62_REG_WDAY 4
29*4882a593Smuzhiyun #define M41T62_REG_DAY 5
30*4882a593Smuzhiyun #define M41T62_REG_MON 6
31*4882a593Smuzhiyun #define M41T62_REG_YEAR 7
32*4882a593Smuzhiyun #define M41T62_REG_ALARM_MON 0xa
33*4882a593Smuzhiyun #define M41T62_REG_ALARM_DAY 0xb
34*4882a593Smuzhiyun #define M41T62_REG_ALARM_HOUR 0xc
35*4882a593Smuzhiyun #define M41T62_REG_ALARM_MIN 0xd
36*4882a593Smuzhiyun #define M41T62_REG_ALARM_SEC 0xe
37*4882a593Smuzhiyun #define M41T62_REG_FLAGS 0xf
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define M41T62_DATETIME_REG_SIZE (M41T62_REG_YEAR + 1)
40*4882a593Smuzhiyun #define M41T62_ALARM_REG_SIZE \
41*4882a593Smuzhiyun (M41T62_REG_ALARM_SEC + 1 - M41T62_REG_ALARM_MON)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define M41T62_SEC_ST (1 << 7) /* ST: Stop Bit */
44*4882a593Smuzhiyun #define M41T62_ALMON_AFE (1 << 7) /* AFE: AF Enable Bit */
45*4882a593Smuzhiyun #define M41T62_ALMON_SQWE (1 << 6) /* SQWE: SQW Enable Bit */
46*4882a593Smuzhiyun #define M41T62_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
47*4882a593Smuzhiyun #define M41T62_FLAGS_AF (1 << 6) /* AF: Alarm Flag Bit */
48*4882a593Smuzhiyun #define M41T62_FLAGS_BATT_LOW (1 << 4) /* BL: Battery Low Bit */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define M41T62_FEATURE_HT (1 << 0)
51*4882a593Smuzhiyun #define M41T62_FEATURE_BL (1 << 1)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define M41T80_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
54*4882a593Smuzhiyun
rtc_get(struct rtc_time * tm)55*4882a593Smuzhiyun int rtc_get(struct rtc_time *tm)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u8 buf[M41T62_DATETIME_REG_SIZE];
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun debug("%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
62*4882a593Smuzhiyun "mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
63*4882a593Smuzhiyun __FUNCTION__,
64*4882a593Smuzhiyun buf[0], buf[1], buf[2], buf[3],
65*4882a593Smuzhiyun buf[4], buf[5], buf[6], buf[7]);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun tm->tm_sec = bcd2bin(buf[M41T62_REG_SEC] & 0x7f);
68*4882a593Smuzhiyun tm->tm_min = bcd2bin(buf[M41T62_REG_MIN] & 0x7f);
69*4882a593Smuzhiyun tm->tm_hour = bcd2bin(buf[M41T62_REG_HOUR] & 0x3f);
70*4882a593Smuzhiyun tm->tm_mday = bcd2bin(buf[M41T62_REG_DAY] & 0x3f);
71*4882a593Smuzhiyun tm->tm_wday = buf[M41T62_REG_WDAY] & 0x07;
72*4882a593Smuzhiyun tm->tm_mon = bcd2bin(buf[M41T62_REG_MON] & 0x1f);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* assume 20YY not 19YY, and ignore the Century Bit */
75*4882a593Smuzhiyun /* U-Boot needs to add 1900 here */
76*4882a593Smuzhiyun tm->tm_year = bcd2bin(buf[M41T62_REG_YEAR]) + 100 + 1900;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun debug("%s: tm is secs=%d, mins=%d, hours=%d, "
79*4882a593Smuzhiyun "mday=%d, mon=%d, year=%d, wday=%d\n",
80*4882a593Smuzhiyun __FUNCTION__,
81*4882a593Smuzhiyun tm->tm_sec, tm->tm_min, tm->tm_hour,
82*4882a593Smuzhiyun tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
rtc_set(struct rtc_time * tm)87*4882a593Smuzhiyun int rtc_set(struct rtc_time *tm)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun u8 buf[M41T62_DATETIME_REG_SIZE];
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
92*4882a593Smuzhiyun tm->tm_year, tm->tm_mon, tm->tm_mday, tm->tm_wday,
93*4882a593Smuzhiyun tm->tm_hour, tm->tm_min, tm->tm_sec);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Merge time-data and register flags into buf[0..7] */
98*4882a593Smuzhiyun buf[M41T62_REG_SSEC] = 0;
99*4882a593Smuzhiyun buf[M41T62_REG_SEC] =
100*4882a593Smuzhiyun bin2bcd(tm->tm_sec) | (buf[M41T62_REG_SEC] & ~0x7f);
101*4882a593Smuzhiyun buf[M41T62_REG_MIN] =
102*4882a593Smuzhiyun bin2bcd(tm->tm_min) | (buf[M41T62_REG_MIN] & ~0x7f);
103*4882a593Smuzhiyun buf[M41T62_REG_HOUR] =
104*4882a593Smuzhiyun bin2bcd(tm->tm_hour) | (buf[M41T62_REG_HOUR] & ~0x3f) ;
105*4882a593Smuzhiyun buf[M41T62_REG_WDAY] =
106*4882a593Smuzhiyun (tm->tm_wday & 0x07) | (buf[M41T62_REG_WDAY] & ~0x07);
107*4882a593Smuzhiyun buf[M41T62_REG_DAY] =
108*4882a593Smuzhiyun bin2bcd(tm->tm_mday) | (buf[M41T62_REG_DAY] & ~0x3f);
109*4882a593Smuzhiyun buf[M41T62_REG_MON] =
110*4882a593Smuzhiyun bin2bcd(tm->tm_mon) | (buf[M41T62_REG_MON] & ~0x1f);
111*4882a593Smuzhiyun /* assume 20YY not 19YY */
112*4882a593Smuzhiyun buf[M41T62_REG_YEAR] = bin2bcd(tm->tm_year % 100);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (i2c_write(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE)) {
115*4882a593Smuzhiyun printf("I2C write failed in %s()\n", __func__);
116*4882a593Smuzhiyun return -1;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
rtc_reset(void)122*4882a593Smuzhiyun void rtc_reset(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u8 val;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * M41T82: Make sure HT (Halt Update) bit is cleared.
128*4882a593Smuzhiyun * This bit is 0 in M41T62 so its save to clear it always.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun i2c_read(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
131*4882a593Smuzhiyun val &= ~M41T80_ALHOUR_HT;
132*4882a593Smuzhiyun i2c_write(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #endif
136