xref: /OK3568_Linux_fs/u-boot/drivers/rtc/imxdi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009-2012 ADVANSEE
3*4882a593Smuzhiyun  * Benoît Thébaudeau <benoit.thebaudeau@advansee.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on the Linux rtc-imxdi.c driver, which is:
6*4882a593Smuzhiyun  * Copyright 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
7*4882a593Smuzhiyun  * Copyright 2010 Orex Computed Radiography
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * Date & Time support for Freescale i.MX DryIce RTC
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <command.h>
18*4882a593Smuzhiyun #include <linux/compat.h>
19*4882a593Smuzhiyun #include <rtc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #if defined(CONFIG_CMD_DATE)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* DryIce Register Definitions */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct imxdi_regs {
29*4882a593Smuzhiyun 	u32 dtcmr;			/* Time Counter MSB Reg */
30*4882a593Smuzhiyun 	u32 dtclr;			/* Time Counter LSB Reg */
31*4882a593Smuzhiyun 	u32 dcamr;			/* Clock Alarm MSB Reg */
32*4882a593Smuzhiyun 	u32 dcalr;			/* Clock Alarm LSB Reg */
33*4882a593Smuzhiyun 	u32 dcr;			/* Control Reg */
34*4882a593Smuzhiyun 	u32 dsr;			/* Status Reg */
35*4882a593Smuzhiyun 	u32 dier;			/* Interrupt Enable Reg */
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DCAMR_UNSET	0xFFFFFFFF	/* doomsday - 1 sec */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DCR_TCE		(1 << 3)	/* Time Counter Enable */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define DSR_WBF		(1 << 10)	/* Write Busy Flag */
43*4882a593Smuzhiyun #define DSR_WNF		(1 << 9)	/* Write Next Flag */
44*4882a593Smuzhiyun #define DSR_WCF		(1 << 8)	/* Write Complete Flag */
45*4882a593Smuzhiyun #define DSR_WEF		(1 << 7)	/* Write Error Flag */
46*4882a593Smuzhiyun #define DSR_CAF		(1 << 4)	/* Clock Alarm Flag */
47*4882a593Smuzhiyun #define DSR_NVF		(1 << 1)	/* Non-Valid Flag */
48*4882a593Smuzhiyun #define DSR_SVF		(1 << 0)	/* Security Violation Flag */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define DIER_WNIE	(1 << 9)	/* Write Next Interrupt Enable */
51*4882a593Smuzhiyun #define DIER_WCIE	(1 << 8)	/* Write Complete Interrupt Enable */
52*4882a593Smuzhiyun #define DIER_WEIE	(1 << 7)	/* Write Error Interrupt Enable */
53*4882a593Smuzhiyun #define DIER_CAIE	(1 << 4)	/* Clock Alarm Interrupt Enable */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Driver Private Data */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct imxdi_data {
58*4882a593Smuzhiyun 	struct imxdi_regs __iomem	*regs;
59*4882a593Smuzhiyun 	int				init_done;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct imxdi_data data;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * This function attempts to clear the dryice write-error flag.
66*4882a593Smuzhiyun  *
67*4882a593Smuzhiyun  * A dryice write error is similar to a bus fault and should not occur in
68*4882a593Smuzhiyun  * normal operation.  Clearing the flag requires another write, so the root
69*4882a593Smuzhiyun  * cause of the problem may need to be fixed before the flag can be cleared.
70*4882a593Smuzhiyun  */
clear_write_error(void)71*4882a593Smuzhiyun static void clear_write_error(void)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	int cnt;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	puts("### Warning: RTC - Register write error!\n");
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* clear the write error flag */
78*4882a593Smuzhiyun 	__raw_writel(DSR_WEF, &data.regs->dsr);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* wait for it to take effect */
81*4882a593Smuzhiyun 	for (cnt = 0; cnt < 1000; cnt++) {
82*4882a593Smuzhiyun 		if ((__raw_readl(&data.regs->dsr) & DSR_WEF) == 0)
83*4882a593Smuzhiyun 			return;
84*4882a593Smuzhiyun 		udelay(10);
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 	puts("### Error: RTC - Cannot clear write-error flag!\n");
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Write a dryice register and wait until it completes.
91*4882a593Smuzhiyun  *
92*4882a593Smuzhiyun  * Use interrupt flags to determine when the write has completed.
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define DI_WRITE_WAIT(val, reg)						\
95*4882a593Smuzhiyun (									\
96*4882a593Smuzhiyun 	/* do the register write */					\
97*4882a593Smuzhiyun 	__raw_writel((val), &data.regs->reg),				\
98*4882a593Smuzhiyun 									\
99*4882a593Smuzhiyun 	di_write_wait((val), #reg)					\
100*4882a593Smuzhiyun )
di_write_wait(u32 val,const char * reg)101*4882a593Smuzhiyun static int di_write_wait(u32 val, const char *reg)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	int cnt;
104*4882a593Smuzhiyun 	int ret = 0;
105*4882a593Smuzhiyun 	int rc = 0;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* wait for the write to finish */
108*4882a593Smuzhiyun 	for (cnt = 0; cnt < 100; cnt++) {
109*4882a593Smuzhiyun 		if ((__raw_readl(&data.regs->dsr) & (DSR_WCF | DSR_WEF)) != 0) {
110*4882a593Smuzhiyun 			ret = 1;
111*4882a593Smuzhiyun 			break;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 		udelay(10);
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 	if (ret == 0)
116*4882a593Smuzhiyun 		printf("### Warning: RTC - Write-wait timeout "
117*4882a593Smuzhiyun 				"val = 0x%.8x reg = %s\n", val, reg);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* check for write error */
120*4882a593Smuzhiyun 	if (__raw_readl(&data.regs->dsr) & DSR_WEF) {
121*4882a593Smuzhiyun 		clear_write_error();
122*4882a593Smuzhiyun 		rc = -1;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return rc;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * Initialize dryice hardware
130*4882a593Smuzhiyun  */
di_init(void)131*4882a593Smuzhiyun static int di_init(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	int rc = 0;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	data.regs = (struct imxdi_regs __iomem *)IMX_DRYICE_BASE;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* mask all interrupts */
138*4882a593Smuzhiyun 	__raw_writel(0, &data.regs->dier);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* put dryice into valid state */
141*4882a593Smuzhiyun 	if (__raw_readl(&data.regs->dsr) & DSR_NVF) {
142*4882a593Smuzhiyun 		rc = DI_WRITE_WAIT(DSR_NVF | DSR_SVF, dsr);
143*4882a593Smuzhiyun 		if (rc)
144*4882a593Smuzhiyun 			goto err;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* initialize alarm */
148*4882a593Smuzhiyun 	rc = DI_WRITE_WAIT(DCAMR_UNSET, dcamr);
149*4882a593Smuzhiyun 	if (rc)
150*4882a593Smuzhiyun 		goto err;
151*4882a593Smuzhiyun 	rc = DI_WRITE_WAIT(0, dcalr);
152*4882a593Smuzhiyun 	if (rc)
153*4882a593Smuzhiyun 		goto err;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* clear alarm flag */
156*4882a593Smuzhiyun 	if (__raw_readl(&data.regs->dsr) & DSR_CAF) {
157*4882a593Smuzhiyun 		rc = DI_WRITE_WAIT(DSR_CAF, dsr);
158*4882a593Smuzhiyun 		if (rc)
159*4882a593Smuzhiyun 			goto err;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* the timer won't count if it has never been written to */
163*4882a593Smuzhiyun 	if (__raw_readl(&data.regs->dtcmr) == 0) {
164*4882a593Smuzhiyun 		rc = DI_WRITE_WAIT(0, dtcmr);
165*4882a593Smuzhiyun 		if (rc)
166*4882a593Smuzhiyun 			goto err;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* start keeping time */
170*4882a593Smuzhiyun 	if (!(__raw_readl(&data.regs->dcr) & DCR_TCE)) {
171*4882a593Smuzhiyun 		rc = DI_WRITE_WAIT(__raw_readl(&data.regs->dcr) | DCR_TCE, dcr);
172*4882a593Smuzhiyun 		if (rc)
173*4882a593Smuzhiyun 			goto err;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	data.init_done = 1;
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun err:
180*4882a593Smuzhiyun 	return rc;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
rtc_get(struct rtc_time * tmp)183*4882a593Smuzhiyun int rtc_get(struct rtc_time *tmp)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	unsigned long now;
186*4882a593Smuzhiyun 	int rc = 0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (!data.init_done) {
189*4882a593Smuzhiyun 		rc = di_init();
190*4882a593Smuzhiyun 		if (rc)
191*4882a593Smuzhiyun 			goto err;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	now = __raw_readl(&data.regs->dtcmr);
195*4882a593Smuzhiyun 	rtc_to_tm(now, tmp);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun err:
198*4882a593Smuzhiyun 	return rc;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
rtc_set(struct rtc_time * tmp)201*4882a593Smuzhiyun int rtc_set(struct rtc_time *tmp)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	unsigned long now;
204*4882a593Smuzhiyun 	int rc;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (!data.init_done) {
207*4882a593Smuzhiyun 		rc = di_init();
208*4882a593Smuzhiyun 		if (rc)
209*4882a593Smuzhiyun 			goto err;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	now = rtc_mktime(tmp);
213*4882a593Smuzhiyun 	/* zero the fractional part first */
214*4882a593Smuzhiyun 	rc = DI_WRITE_WAIT(0, dtclr);
215*4882a593Smuzhiyun 	if (rc == 0)
216*4882a593Smuzhiyun 		rc = DI_WRITE_WAIT(now, dtcmr);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun err:
219*4882a593Smuzhiyun 	return rc;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
rtc_reset(void)222*4882a593Smuzhiyun void rtc_reset(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	di_init();
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #endif
228