xref: /OK3568_Linux_fs/u-boot/drivers/rkflash/flash.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __FLASH_H
8*4882a593Smuzhiyun #define __FLASH_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef BIT
11*4882a593Smuzhiyun #define BIT(nr)			(1 << (nr))
12*4882a593Smuzhiyun #endif
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MAX_FLASH_NUM			2
15*4882a593Smuzhiyun #define MAX_IDB_RESERVED_BLOCK		12
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define NAND_CACHE_READ_EN		BIT(0)
18*4882a593Smuzhiyun #define NAND_CACHE_RANDOM_READ_EN	BIT(1)
19*4882a593Smuzhiyun #define NAND_CACHE_PROG_EN		BIT(2)
20*4882a593Smuzhiyun #define NAND_MULTI_READ_EN		BIT(3)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define NAND_MULTI_PROG_EN		BIT(4)
23*4882a593Smuzhiyun #define NAND_INTERLEAVE_EN		BIT(5)
24*4882a593Smuzhiyun #define NAND_READ_RETRY_EN		BIT(6)
25*4882a593Smuzhiyun #define NAND_RANDOMIZER_EN		BIT(7)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define NAND_INTER_MODE_OFFSET		(0x8)
28*4882a593Smuzhiyun #define NAND_INTER_MODE_MARK		(0x07)
29*4882a593Smuzhiyun #define NAND_INTER_SDR_EN		BIT(0)
30*4882a593Smuzhiyun #define NAND_INTER_ONFI_EN		BIT(1)
31*4882a593Smuzhiyun #define NAND_INTER_TOGGLE_EN		BIT(2)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define NAND_SDR_EN			BIT(8)
34*4882a593Smuzhiyun #define NAND_ONFI_EN			BIT(9)
35*4882a593Smuzhiyun #define NAND_TOGGLE_EN			BIT(10)
36*4882a593Smuzhiyun #define NAND_UNIQUE_ID_EN		BIT(11)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RESET_CMD		0xff
39*4882a593Smuzhiyun #define READ_ID_CMD		0x90
40*4882a593Smuzhiyun #define READ_STATUS_CMD		0x70
41*4882a593Smuzhiyun #define PAGE_PROG_CMD		0x8010
42*4882a593Smuzhiyun #define BLOCK_ERASE_CMD		0x60d0
43*4882a593Smuzhiyun #define READ_CMD		0x0030
44*4882a593Smuzhiyun #define READ_DP_OUT_CMD		0x05E0
45*4882a593Smuzhiyun #define READ_ECC_STATUS_CMD	0x7A
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SAMSUNG			0x00	/* SAMSUNG */
48*4882a593Smuzhiyun #define TOSHIBA			0x01	/* TOSHIBA */
49*4882a593Smuzhiyun #define HYNIX			0x02	/* HYNIX */
50*4882a593Smuzhiyun #define INFINEON		0x03	/* INFINEON */
51*4882a593Smuzhiyun #define MICRON			0x04	/* MICRON */
52*4882a593Smuzhiyun #define RENESAS			0x05	/* RENESAS */
53*4882a593Smuzhiyun #define ST			0x06	/* ST */
54*4882a593Smuzhiyun #define INTEL			0x07	/* intel */
55*4882a593Smuzhiyun #define Sandisk			0x08	/* Sandisk */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define RR_NONE			0x00
58*4882a593Smuzhiyun #define RR_HY_1			0x01	/* hynix H27UCG8T2M */
59*4882a593Smuzhiyun #define RR_HY_2			0x02	/* hynix H27UBG08U0B */
60*4882a593Smuzhiyun #define RR_HY_3			0x03	/* hynix H27UCG08U0B H27UBG08U0C */
61*4882a593Smuzhiyun #define RR_HY_4                 0x04	/* hynix H27UCG8T2A */
62*4882a593Smuzhiyun #define RR_HY_5                 0x05	/* hynix H27UCG8T2E */
63*4882a593Smuzhiyun #define RR_HY_6                 0x06	/* hynix H27QCG8T2F5R-BCG */
64*4882a593Smuzhiyun #define RR_MT_1                 0x11	/* micron */
65*4882a593Smuzhiyun #define RR_MT_2                 0x12	/* micron L94C L95B */
66*4882a593Smuzhiyun #define RR_TH_1                 0x21	/* toshiba */
67*4882a593Smuzhiyun #define RR_TH_2                 0x22	/* toshiba */
68*4882a593Smuzhiyun #define RR_TH_3                 0x23	/* toshiba */
69*4882a593Smuzhiyun #define RR_SS_1                 0x31	/* samsung */
70*4882a593Smuzhiyun #define RR_SD_1                 0x41	/* Sandisk */
71*4882a593Smuzhiyun #define RR_SD_2                 0x42	/* Sandisk */
72*4882a593Smuzhiyun #define RR_SD_3                 0x43	/* Sandisk */
73*4882a593Smuzhiyun #define RR_SD_4                 0x44	/* Sandisk */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*  0 1 2 3 4 5 6 7 8 9 slc */
76*4882a593Smuzhiyun #define LSB_0	0
77*4882a593Smuzhiyun /*  0 1 2 3 6 7 A B E F hynix, micron 74A */
78*4882a593Smuzhiyun #define LSB_1	1
79*4882a593Smuzhiyun /*  0 1 3 5 7 9 B D toshiba samsung sandisk */
80*4882a593Smuzhiyun #define LSB_2	2
81*4882a593Smuzhiyun /*  0 1 2 3 4 5 8 9 C D 10 11 micron 84A */
82*4882a593Smuzhiyun #define LSB_3	3
83*4882a593Smuzhiyun /*  0 1 2 3 4 5 7 8 A B E F micron L95B */
84*4882a593Smuzhiyun #define LSB_4	4
85*4882a593Smuzhiyun /*  0 1 2 3 4 5 8 9 14 15 20 21 26 27 micron B74A TLC */
86*4882a593Smuzhiyun #define LSB_6	6
87*4882a593Smuzhiyun /*  0 3 6 9 C F 12 15 18 15 1B 1E 21 24 K9ABGD8U0C TLC */
88*4882a593Smuzhiyun #define LSB_7	7
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* BadBlockFlagMode */
91*4882a593Smuzhiyun /* first spare @ first page of each blocks */
92*4882a593Smuzhiyun #define BBF_1	1
93*4882a593Smuzhiyun /* first spare @ last page of each blocks */
94*4882a593Smuzhiyun #define BBF_2	2
95*4882a593Smuzhiyun /* first spare @ first and last page of each blocks */
96*4882a593Smuzhiyun #define BBF_11	3
97*4882a593Smuzhiyun /* sandisk 15nm flash prog first page without data and check status */
98*4882a593Smuzhiyun #define BBF_3	4
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define MPM_0	0	/* block 0 ~ 1 */
101*4882a593Smuzhiyun #define MPM_1	1	/* block 0 ~ 2048... */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct NAND_PARA_INFO_T {
104*4882a593Smuzhiyun 	u8	id_bytes;
105*4882a593Smuzhiyun 	u8	nand_id[6];
106*4882a593Smuzhiyun 	u8	vendor;
107*4882a593Smuzhiyun 	u8	die_per_chip;
108*4882a593Smuzhiyun 	u8	sec_per_page;
109*4882a593Smuzhiyun 	u16	page_per_blk;
110*4882a593Smuzhiyun 	u8	cell;	/* 1 slc , 2 mlc , 3 tlc */
111*4882a593Smuzhiyun 	u8	plane_per_die;
112*4882a593Smuzhiyun 	u16	 blk_per_plane;
113*4882a593Smuzhiyun 	u16	operation_opt;
114*4882a593Smuzhiyun 	u8	lsb_mode;
115*4882a593Smuzhiyun 	u8	read_retry_mode;
116*4882a593Smuzhiyun 	u8	ecc_bits;
117*4882a593Smuzhiyun 	u8	access_freq;
118*4882a593Smuzhiyun 	u8	opt_mode;
119*4882a593Smuzhiyun 	u8	die_gap;
120*4882a593Smuzhiyun 	u8	bad_block_mode;
121*4882a593Smuzhiyun 	u8	multi_plane_mode;
122*4882a593Smuzhiyun 	u8	reversd2[6];	/* 32 bytes */
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun extern struct nand_phy_info	g_nand_phy_info;
126*4882a593Smuzhiyun extern struct nand_ops		g_nand_ops;
127*4882a593Smuzhiyun extern void __iomem *nandc_base;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun void nandc_flash_get_id(u8 cs, void *buf);
130*4882a593Smuzhiyun void nandc_flash_reset(u8 chip_sel);
131*4882a593Smuzhiyun u32 nandc_flash_init(void __iomem *nandc_addr);
132*4882a593Smuzhiyun u32 nandc_flash_deinit(void);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #endif
135