1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2017
3*4882a593Smuzhiyun * Patrice Chotard <patrice.chotard@st.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <wait_bit.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <reset-uclass.h>
13*4882a593Smuzhiyun #include <regmap.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <dt-bindings/reset/stih407-resets.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct sti_reset {
20*4882a593Smuzhiyun const struct syscfg_reset_controller_data *data;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /**
24*4882a593Smuzhiyun * Reset channel description for a system configuration register based
25*4882a593Smuzhiyun * reset controller.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * @compatible: Compatible string of the syscon containing this
28*4882a593Smuzhiyun * channel's control and ack (status) bits.
29*4882a593Smuzhiyun * @reset_offset: Reset register offset in sysconf bank.
30*4882a593Smuzhiyun * @reset_bit: Bit number in reset register.
31*4882a593Smuzhiyun * @ack_offset: Ack reset register offset in syscon bank.
32*4882a593Smuzhiyun * @ack_bit: Bit number in Ack reset register.
33*4882a593Smuzhiyun * @deassert_cnt: incremented when reset is deasserted, reset can only be
34*4882a593Smuzhiyun * asserted when equal to 0
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct syscfg_reset_channel_data {
38*4882a593Smuzhiyun const char *compatible;
39*4882a593Smuzhiyun int reset_offset;
40*4882a593Smuzhiyun int reset_bit;
41*4882a593Smuzhiyun int ack_offset;
42*4882a593Smuzhiyun int ack_bit;
43*4882a593Smuzhiyun int deassert_cnt;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun * Description of a system configuration register based reset controller.
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * @wait_for_ack: The controller will wait for reset assert and de-assert to
50*4882a593Smuzhiyun * be "ack'd" in a channel's ack field.
51*4882a593Smuzhiyun * @active_low: Are the resets in this controller active low, i.e. clearing
52*4882a593Smuzhiyun * the reset bit puts the hardware into reset.
53*4882a593Smuzhiyun * @nr_channels: The number of reset channels in this controller.
54*4882a593Smuzhiyun * @channels: An array of reset channel descriptions.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun struct syscfg_reset_controller_data {
57*4882a593Smuzhiyun bool wait_for_ack;
58*4882a593Smuzhiyun bool active_low;
59*4882a593Smuzhiyun int nr_channels;
60*4882a593Smuzhiyun struct syscfg_reset_channel_data *channels;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* STiH407 Peripheral powerdown definitions. */
64*4882a593Smuzhiyun static const char stih407_core[] = "st,stih407-core-syscfg";
65*4882a593Smuzhiyun static const char stih407_sbc_reg[] = "st,stih407-sbc-reg-syscfg";
66*4882a593Smuzhiyun static const char stih407_lpm[] = "st,stih407-lpm-syscfg";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define _SYSCFG_RST_CH(_c, _rr, _rb, _ar, _ab) \
69*4882a593Smuzhiyun { .compatible = _c, \
70*4882a593Smuzhiyun .reset_offset = _rr, \
71*4882a593Smuzhiyun .reset_bit = _rb, \
72*4882a593Smuzhiyun .ack_offset = _ar, \
73*4882a593Smuzhiyun .ack_bit = _ab, }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define _SYSCFG_RST_CH_NO_ACK(_c, _rr, _rb) \
76*4882a593Smuzhiyun { .compatible = _c, \
77*4882a593Smuzhiyun .reset_offset = _rr, \
78*4882a593Smuzhiyun .reset_bit = _rb, }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define STIH407_SRST_CORE(_reg, _bit) \
81*4882a593Smuzhiyun _SYSCFG_RST_CH_NO_ACK(stih407_core, _reg, _bit)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define STIH407_SRST_SBC(_reg, _bit) \
84*4882a593Smuzhiyun _SYSCFG_RST_CH_NO_ACK(stih407_sbc_reg, _reg, _bit)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define STIH407_SRST_LPM(_reg, _bit) \
87*4882a593Smuzhiyun _SYSCFG_RST_CH_NO_ACK(stih407_lpm, _reg, _bit)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define STIH407_PDN_0(_bit) \
90*4882a593Smuzhiyun _SYSCFG_RST_CH(stih407_core, SYSCFG_5000, _bit, SYSSTAT_5500, _bit)
91*4882a593Smuzhiyun #define STIH407_PDN_1(_bit) \
92*4882a593Smuzhiyun _SYSCFG_RST_CH(stih407_core, SYSCFG_5001, _bit, SYSSTAT_5501, _bit)
93*4882a593Smuzhiyun #define STIH407_PDN_ETH(_bit, _stat) \
94*4882a593Smuzhiyun _SYSCFG_RST_CH(stih407_sbc_reg, SYSCFG_4032, _bit, SYSSTAT_4520, _stat)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Powerdown requests control 0 */
97*4882a593Smuzhiyun #define SYSCFG_5000 0x0
98*4882a593Smuzhiyun #define SYSSTAT_5500 0x7d0
99*4882a593Smuzhiyun /* Powerdown requests control 1 (High Speed Links) */
100*4882a593Smuzhiyun #define SYSCFG_5001 0x4
101*4882a593Smuzhiyun #define SYSSTAT_5501 0x7d4
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Ethernet powerdown/status/reset */
104*4882a593Smuzhiyun #define SYSCFG_4032 0x80
105*4882a593Smuzhiyun #define SYSSTAT_4520 0x820
106*4882a593Smuzhiyun #define SYSCFG_4002 0x8
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct syscfg_reset_channel_data stih407_powerdowns[] = {
109*4882a593Smuzhiyun [STIH407_EMISS_POWERDOWN] = STIH407_PDN_0(1),
110*4882a593Smuzhiyun [STIH407_NAND_POWERDOWN] = STIH407_PDN_0(0),
111*4882a593Smuzhiyun [STIH407_USB3_POWERDOWN] = STIH407_PDN_1(6),
112*4882a593Smuzhiyun [STIH407_USB2_PORT1_POWERDOWN] = STIH407_PDN_1(5),
113*4882a593Smuzhiyun [STIH407_USB2_PORT0_POWERDOWN] = STIH407_PDN_1(4),
114*4882a593Smuzhiyun [STIH407_PCIE1_POWERDOWN] = STIH407_PDN_1(3),
115*4882a593Smuzhiyun [STIH407_PCIE0_POWERDOWN] = STIH407_PDN_1(2),
116*4882a593Smuzhiyun [STIH407_SATA1_POWERDOWN] = STIH407_PDN_1(1),
117*4882a593Smuzhiyun [STIH407_SATA0_POWERDOWN] = STIH407_PDN_1(0),
118*4882a593Smuzhiyun [STIH407_ETH1_POWERDOWN] = STIH407_PDN_ETH(0, 2),
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Reset Generator control 0/1 */
122*4882a593Smuzhiyun #define SYSCFG_5128 0x200
123*4882a593Smuzhiyun #define SYSCFG_5131 0x20c
124*4882a593Smuzhiyun #define SYSCFG_5132 0x210
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define LPM_SYSCFG_1 0x4 /* Softreset IRB & SBC UART */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct syscfg_reset_channel_data stih407_softresets[] = {
129*4882a593Smuzhiyun [STIH407_ETH1_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 4),
130*4882a593Smuzhiyun [STIH407_MMC1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 3),
131*4882a593Smuzhiyun [STIH407_USB2_PORT0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 28),
132*4882a593Smuzhiyun [STIH407_USB2_PORT1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 29),
133*4882a593Smuzhiyun [STIH407_PICOPHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 30),
134*4882a593Smuzhiyun [STIH407_IRB_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 6),
135*4882a593Smuzhiyun [STIH407_PCIE0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 6),
136*4882a593Smuzhiyun [STIH407_PCIE1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 15),
137*4882a593Smuzhiyun [STIH407_SATA0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 7),
138*4882a593Smuzhiyun [STIH407_SATA1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 16),
139*4882a593Smuzhiyun [STIH407_MIPHY0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 4),
140*4882a593Smuzhiyun [STIH407_MIPHY1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 13),
141*4882a593Smuzhiyun [STIH407_MIPHY2_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 22),
142*4882a593Smuzhiyun [STIH407_SATA0_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 5),
143*4882a593Smuzhiyun [STIH407_SATA1_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 14),
144*4882a593Smuzhiyun [STIH407_DELTA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 3),
145*4882a593Smuzhiyun [STIH407_BLITTER_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 10),
146*4882a593Smuzhiyun [STIH407_HDTVOUT_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 11),
147*4882a593Smuzhiyun [STIH407_HDQVDP_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 12),
148*4882a593Smuzhiyun [STIH407_VDP_AUX_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 14),
149*4882a593Smuzhiyun [STIH407_COMPO_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 15),
150*4882a593Smuzhiyun [STIH407_HDMI_TX_PHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 21),
151*4882a593Smuzhiyun [STIH407_JPEG_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 23),
152*4882a593Smuzhiyun [STIH407_VP8_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 24),
153*4882a593Smuzhiyun [STIH407_GPU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 30),
154*4882a593Smuzhiyun [STIH407_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 0),
155*4882a593Smuzhiyun [STIH407_ERAM_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 1),
156*4882a593Smuzhiyun [STIH407_LPM_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 2),
157*4882a593Smuzhiyun [STIH407_KEYSCAN_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 8),
158*4882a593Smuzhiyun [STIH407_ST231_AUD_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 26),
159*4882a593Smuzhiyun [STIH407_ST231_DMU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 27),
160*4882a593Smuzhiyun [STIH407_ST231_GP0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 28),
161*4882a593Smuzhiyun [STIH407_ST231_GP1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5128, 2),
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* PicoPHY reset/control */
165*4882a593Smuzhiyun #define SYSCFG_5061 0x0f4
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static struct syscfg_reset_channel_data stih407_picophyresets[] = {
168*4882a593Smuzhiyun [STIH407_PICOPHY0_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 5),
169*4882a593Smuzhiyun [STIH407_PICOPHY1_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 6),
170*4882a593Smuzhiyun [STIH407_PICOPHY2_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 7),
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const struct
174*4882a593Smuzhiyun syscfg_reset_controller_data stih407_powerdown_controller = {
175*4882a593Smuzhiyun .wait_for_ack = true,
176*4882a593Smuzhiyun .nr_channels = ARRAY_SIZE(stih407_powerdowns),
177*4882a593Smuzhiyun .channels = stih407_powerdowns,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct
181*4882a593Smuzhiyun syscfg_reset_controller_data stih407_softreset_controller = {
182*4882a593Smuzhiyun .wait_for_ack = false,
183*4882a593Smuzhiyun .active_low = true,
184*4882a593Smuzhiyun .nr_channels = ARRAY_SIZE(stih407_softresets),
185*4882a593Smuzhiyun .channels = stih407_softresets,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const struct
189*4882a593Smuzhiyun syscfg_reset_controller_data stih407_picophyreset_controller = {
190*4882a593Smuzhiyun .wait_for_ack = false,
191*4882a593Smuzhiyun .nr_channels = ARRAY_SIZE(stih407_picophyresets),
192*4882a593Smuzhiyun .channels = stih407_picophyresets,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
sti_reset_get_regmap(const char * compatible)195*4882a593Smuzhiyun phys_addr_t sti_reset_get_regmap(const char *compatible)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct udevice *syscon;
198*4882a593Smuzhiyun struct regmap *regmap;
199*4882a593Smuzhiyun int node, ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
202*4882a593Smuzhiyun compatible);
203*4882a593Smuzhiyun if (node < 0) {
204*4882a593Smuzhiyun pr_err("unable to find %s node\n", compatible);
205*4882a593Smuzhiyun return node;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = uclass_get_device_by_of_offset(UCLASS_SYSCON, node, &syscon);
209*4882a593Smuzhiyun if (ret) {
210*4882a593Smuzhiyun pr_err("%s: uclass_get_device_by_of_offset failed: %d\n",
211*4882a593Smuzhiyun __func__, ret);
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun regmap = syscon_get_regmap(syscon);
216*4882a593Smuzhiyun if (!regmap) {
217*4882a593Smuzhiyun pr_err("unable to get regmap for %s\n", syscon->name);
218*4882a593Smuzhiyun return -ENODEV;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return regmap->base;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
sti_reset_program_hw(struct reset_ctl * reset_ctl,int assert)224*4882a593Smuzhiyun static int sti_reset_program_hw(struct reset_ctl *reset_ctl, int assert)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct udevice *dev = reset_ctl->dev;
227*4882a593Smuzhiyun struct syscfg_reset_controller_data *reset_desc =
228*4882a593Smuzhiyun (struct syscfg_reset_controller_data *)(dev->driver_data);
229*4882a593Smuzhiyun struct syscfg_reset_channel_data *ch;
230*4882a593Smuzhiyun phys_addr_t base;
231*4882a593Smuzhiyun u32 ctrl_val = reset_desc->active_low ? !assert : !!assert;
232*4882a593Smuzhiyun void __iomem *reg;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* check if reset id is inside available range */
235*4882a593Smuzhiyun if (reset_ctl->id >= reset_desc->nr_channels)
236*4882a593Smuzhiyun return -EINVAL;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* get reset sysconf register base address */
239*4882a593Smuzhiyun base = sti_reset_get_regmap(reset_desc->channels[reset_ctl->id].compatible);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ch = &reset_desc->channels[reset_ctl->id];
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* check the deassert counter to assert reset when it reaches 0 */
244*4882a593Smuzhiyun if (!assert) {
245*4882a593Smuzhiyun ch->deassert_cnt++;
246*4882a593Smuzhiyun if (ch->deassert_cnt > 1)
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun } else {
249*4882a593Smuzhiyun if (ch->deassert_cnt > 0) {
250*4882a593Smuzhiyun ch->deassert_cnt--;
251*4882a593Smuzhiyun if (ch->deassert_cnt > 0)
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun } else
254*4882a593Smuzhiyun pr_err("Reset balancing error: reset_ctl=%p dev=%p id=%lu\n",
255*4882a593Smuzhiyun reset_ctl, reset_ctl->dev, reset_ctl->id);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun reg = (void __iomem *)base + ch->reset_offset;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (ctrl_val)
261*4882a593Smuzhiyun generic_set_bit(ch->reset_bit, reg);
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun generic_clear_bit(ch->reset_bit, reg);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (!reset_desc->wait_for_ack)
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun reg = (void __iomem *)base + ch->ack_offset;
269*4882a593Smuzhiyun if (wait_for_bit_le32(reg, BIT(ch->ack_bit), ctrl_val,
270*4882a593Smuzhiyun 1000, false)) {
271*4882a593Smuzhiyun pr_err("Stuck on waiting ack reset_ctl=%p dev=%p id=%lu\n",
272*4882a593Smuzhiyun reset_ctl, reset_ctl->dev, reset_ctl->id);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return -ETIMEDOUT;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
sti_reset_request(struct reset_ctl * reset_ctl)280*4882a593Smuzhiyun static int sti_reset_request(struct reset_ctl *reset_ctl)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
sti_reset_free(struct reset_ctl * reset_ctl)285*4882a593Smuzhiyun static int sti_reset_free(struct reset_ctl *reset_ctl)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
sti_reset_assert(struct reset_ctl * reset_ctl)290*4882a593Smuzhiyun static int sti_reset_assert(struct reset_ctl *reset_ctl)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun return sti_reset_program_hw(reset_ctl, true);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
sti_reset_deassert(struct reset_ctl * reset_ctl)295*4882a593Smuzhiyun static int sti_reset_deassert(struct reset_ctl *reset_ctl)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun return sti_reset_program_hw(reset_ctl, false);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct reset_ops sti_reset_ops = {
301*4882a593Smuzhiyun .request = sti_reset_request,
302*4882a593Smuzhiyun .free = sti_reset_free,
303*4882a593Smuzhiyun .rst_assert = sti_reset_assert,
304*4882a593Smuzhiyun .rst_deassert = sti_reset_deassert,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
sti_reset_probe(struct udevice * dev)307*4882a593Smuzhiyun static int sti_reset_probe(struct udevice *dev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct sti_reset *priv = dev_get_priv(dev);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun priv->data = (void *)dev_get_driver_data(dev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct udevice_id sti_reset_ids[] = {
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun .compatible = "st,stih407-picophyreset",
319*4882a593Smuzhiyun .data = (ulong)&stih407_picophyreset_controller,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun .compatible = "st,stih407-powerdown",
323*4882a593Smuzhiyun .data = (ulong)&stih407_powerdown_controller,
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun .compatible = "st,stih407-softreset",
327*4882a593Smuzhiyun .data = (ulong)&stih407_softreset_controller,
328*4882a593Smuzhiyun },
329*4882a593Smuzhiyun { }
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun U_BOOT_DRIVER(sti_reset) = {
333*4882a593Smuzhiyun .name = "sti_reset",
334*4882a593Smuzhiyun .id = UCLASS_RESET,
335*4882a593Smuzhiyun .of_match = sti_reset_ids,
336*4882a593Smuzhiyun .probe = sti_reset_probe,
337*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct sti_reset),
338*4882a593Smuzhiyun .ops = &sti_reset_ops,
339*4882a593Smuzhiyun };
340