1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2017
3*4882a593Smuzhiyun * Vikas Manocha, <vikas.manocha@st.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <ram.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun struct stm32_fmc_regs {
17*4882a593Smuzhiyun /* 0x0 */
18*4882a593Smuzhiyun u32 bcr1; /* NOR/PSRAM Chip select control register 1 */
19*4882a593Smuzhiyun u32 btr1; /* SRAM/NOR-Flash Chip select timing register 1 */
20*4882a593Smuzhiyun u32 bcr2; /* NOR/PSRAM Chip select Control register 2 */
21*4882a593Smuzhiyun u32 btr2; /* SRAM/NOR-Flash Chip select timing register 2 */
22*4882a593Smuzhiyun u32 bcr3; /* NOR/PSRAMChip select Control register 3 */
23*4882a593Smuzhiyun u32 btr3; /* SRAM/NOR-Flash Chip select timing register 3 */
24*4882a593Smuzhiyun u32 bcr4; /* NOR/PSRAM Chip select Control register 4 */
25*4882a593Smuzhiyun u32 btr4; /* SRAM/NOR-Flash Chip select timing register 4 */
26*4882a593Smuzhiyun u32 reserved1[24];
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* 0x80 */
29*4882a593Smuzhiyun u32 pcr; /* NAND Flash control register */
30*4882a593Smuzhiyun u32 sr; /* FIFO status and interrupt register */
31*4882a593Smuzhiyun u32 pmem; /* Common memory space timing register */
32*4882a593Smuzhiyun u32 patt; /* Attribute memory space timing registers */
33*4882a593Smuzhiyun u32 reserved2[1];
34*4882a593Smuzhiyun u32 eccr; /* ECC result registers */
35*4882a593Smuzhiyun u32 reserved3[27];
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* 0x104 */
38*4882a593Smuzhiyun u32 bwtr1; /* SRAM/NOR-Flash write timing register 1 */
39*4882a593Smuzhiyun u32 reserved4[1];
40*4882a593Smuzhiyun u32 bwtr2; /* SRAM/NOR-Flash write timing register 2 */
41*4882a593Smuzhiyun u32 reserved5[1];
42*4882a593Smuzhiyun u32 bwtr3; /* SRAM/NOR-Flash write timing register 3 */
43*4882a593Smuzhiyun u32 reserved6[1];
44*4882a593Smuzhiyun u32 bwtr4; /* SRAM/NOR-Flash write timing register 4 */
45*4882a593Smuzhiyun u32 reserved7[8];
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* 0x140 */
48*4882a593Smuzhiyun u32 sdcr1; /* SDRAM Control register 1 */
49*4882a593Smuzhiyun u32 sdcr2; /* SDRAM Control register 2 */
50*4882a593Smuzhiyun u32 sdtr1; /* SDRAM Timing register 1 */
51*4882a593Smuzhiyun u32 sdtr2; /* SDRAM Timing register 2 */
52*4882a593Smuzhiyun u32 sdcmr; /* SDRAM Mode register */
53*4882a593Smuzhiyun u32 sdrtr; /* SDRAM Refresh timing register */
54*4882a593Smuzhiyun u32 sdsr; /* SDRAM Status register */
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * NOR/PSRAM Control register BCR1
59*4882a593Smuzhiyun * FMC controller Enable, only availabe for H7
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun #define FMC_BCR1_FMCEN BIT(31)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Control register SDCR */
64*4882a593Smuzhiyun #define FMC_SDCR_RPIPE_SHIFT 13 /* RPIPE bit shift */
65*4882a593Smuzhiyun #define FMC_SDCR_RBURST_SHIFT 12 /* RBURST bit shift */
66*4882a593Smuzhiyun #define FMC_SDCR_SDCLK_SHIFT 10 /* SDRAM clock divisor shift */
67*4882a593Smuzhiyun #define FMC_SDCR_WP_SHIFT 9 /* Write protection shift */
68*4882a593Smuzhiyun #define FMC_SDCR_CAS_SHIFT 7 /* CAS latency shift */
69*4882a593Smuzhiyun #define FMC_SDCR_NB_SHIFT 6 /* Number of banks shift */
70*4882a593Smuzhiyun #define FMC_SDCR_MWID_SHIFT 4 /* Memory width shift */
71*4882a593Smuzhiyun #define FMC_SDCR_NR_SHIFT 2 /* Number of row address bits shift */
72*4882a593Smuzhiyun #define FMC_SDCR_NC_SHIFT 0 /* Number of col address bits shift */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Timings register SDTR */
75*4882a593Smuzhiyun #define FMC_SDTR_TMRD_SHIFT 0 /* Load mode register to active */
76*4882a593Smuzhiyun #define FMC_SDTR_TXSR_SHIFT 4 /* Exit self-refresh time */
77*4882a593Smuzhiyun #define FMC_SDTR_TRAS_SHIFT 8 /* Self-refresh time */
78*4882a593Smuzhiyun #define FMC_SDTR_TRC_SHIFT 12 /* Row cycle delay */
79*4882a593Smuzhiyun #define FMC_SDTR_TWR_SHIFT 16 /* Recovery delay */
80*4882a593Smuzhiyun #define FMC_SDTR_TRP_SHIFT 20 /* Row precharge delay */
81*4882a593Smuzhiyun #define FMC_SDTR_TRCD_SHIFT 24 /* Row-to-column delay */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define FMC_SDCMR_NRFS_SHIFT 5
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define FMC_SDCMR_MODE_NORMAL 0
86*4882a593Smuzhiyun #define FMC_SDCMR_MODE_START_CLOCK 1
87*4882a593Smuzhiyun #define FMC_SDCMR_MODE_PRECHARGE 2
88*4882a593Smuzhiyun #define FMC_SDCMR_MODE_AUTOREFRESH 3
89*4882a593Smuzhiyun #define FMC_SDCMR_MODE_WRITE_MODE 4
90*4882a593Smuzhiyun #define FMC_SDCMR_MODE_SELFREFRESH 5
91*4882a593Smuzhiyun #define FMC_SDCMR_MODE_POWERDOWN 6
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define FMC_SDCMR_BANK_1 BIT(4)
94*4882a593Smuzhiyun #define FMC_SDCMR_BANK_2 BIT(3)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define FMC_SDCMR_MODE_REGISTER_SHIFT 9
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define FMC_SDSR_BUSY BIT(5)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define FMC_BUSY_WAIT(regs) do { \
101*4882a593Smuzhiyun __asm__ __volatile__ ("dsb" : : : "memory"); \
102*4882a593Smuzhiyun while (regs->sdsr & FMC_SDSR_BUSY) \
103*4882a593Smuzhiyun ; \
104*4882a593Smuzhiyun } while (0)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct stm32_sdram_control {
107*4882a593Smuzhiyun u8 no_columns;
108*4882a593Smuzhiyun u8 no_rows;
109*4882a593Smuzhiyun u8 memory_width;
110*4882a593Smuzhiyun u8 no_banks;
111*4882a593Smuzhiyun u8 cas_latency;
112*4882a593Smuzhiyun u8 sdclk;
113*4882a593Smuzhiyun u8 rd_burst;
114*4882a593Smuzhiyun u8 rd_pipe_delay;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct stm32_sdram_timing {
118*4882a593Smuzhiyun u8 tmrd;
119*4882a593Smuzhiyun u8 txsr;
120*4882a593Smuzhiyun u8 tras;
121*4882a593Smuzhiyun u8 trc;
122*4882a593Smuzhiyun u8 trp;
123*4882a593Smuzhiyun u8 twr;
124*4882a593Smuzhiyun u8 trcd;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun enum stm32_fmc_bank {
127*4882a593Smuzhiyun SDRAM_BANK1,
128*4882a593Smuzhiyun SDRAM_BANK2,
129*4882a593Smuzhiyun MAX_SDRAM_BANK,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun enum stm32_fmc_family {
133*4882a593Smuzhiyun STM32F7_FMC,
134*4882a593Smuzhiyun STM32H7_FMC,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct bank_params {
138*4882a593Smuzhiyun struct stm32_sdram_control *sdram_control;
139*4882a593Smuzhiyun struct stm32_sdram_timing *sdram_timing;
140*4882a593Smuzhiyun u32 sdram_ref_count;
141*4882a593Smuzhiyun enum stm32_fmc_bank target_bank;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct stm32_sdram_params {
145*4882a593Smuzhiyun struct stm32_fmc_regs *base;
146*4882a593Smuzhiyun u8 no_sdram_banks;
147*4882a593Smuzhiyun struct bank_params bank_params[MAX_SDRAM_BANK];
148*4882a593Smuzhiyun enum stm32_fmc_family family;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define SDRAM_MODE_BL_SHIFT 0
152*4882a593Smuzhiyun #define SDRAM_MODE_CAS_SHIFT 4
153*4882a593Smuzhiyun #define SDRAM_MODE_BL 0
154*4882a593Smuzhiyun
stm32_sdram_init(struct udevice * dev)155*4882a593Smuzhiyun int stm32_sdram_init(struct udevice *dev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct stm32_sdram_params *params = dev_get_platdata(dev);
158*4882a593Smuzhiyun struct stm32_sdram_control *control;
159*4882a593Smuzhiyun struct stm32_sdram_timing *timing;
160*4882a593Smuzhiyun struct stm32_fmc_regs *regs = params->base;
161*4882a593Smuzhiyun enum stm32_fmc_bank target_bank;
162*4882a593Smuzhiyun u32 ctb; /* SDCMR register: Command Target Bank */
163*4882a593Smuzhiyun u32 ref_count;
164*4882a593Smuzhiyun u8 i;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* disable the FMC controller */
167*4882a593Smuzhiyun if (params->family == STM32H7_FMC)
168*4882a593Smuzhiyun clrbits_le32(®s->bcr1, FMC_BCR1_FMCEN);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun for (i = 0; i < params->no_sdram_banks; i++) {
171*4882a593Smuzhiyun control = params->bank_params[i].sdram_control;
172*4882a593Smuzhiyun timing = params->bank_params[i].sdram_timing;
173*4882a593Smuzhiyun target_bank = params->bank_params[i].target_bank;
174*4882a593Smuzhiyun ref_count = params->bank_params[i].sdram_ref_count;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun writel(control->sdclk << FMC_SDCR_SDCLK_SHIFT
177*4882a593Smuzhiyun | control->cas_latency << FMC_SDCR_CAS_SHIFT
178*4882a593Smuzhiyun | control->no_banks << FMC_SDCR_NB_SHIFT
179*4882a593Smuzhiyun | control->memory_width << FMC_SDCR_MWID_SHIFT
180*4882a593Smuzhiyun | control->no_rows << FMC_SDCR_NR_SHIFT
181*4882a593Smuzhiyun | control->no_columns << FMC_SDCR_NC_SHIFT
182*4882a593Smuzhiyun | control->rd_pipe_delay << FMC_SDCR_RPIPE_SHIFT
183*4882a593Smuzhiyun | control->rd_burst << FMC_SDCR_RBURST_SHIFT,
184*4882a593Smuzhiyun ®s->sdcr1);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (target_bank == SDRAM_BANK2)
187*4882a593Smuzhiyun writel(control->cas_latency << FMC_SDCR_CAS_SHIFT
188*4882a593Smuzhiyun | control->no_banks << FMC_SDCR_NB_SHIFT
189*4882a593Smuzhiyun | control->memory_width << FMC_SDCR_MWID_SHIFT
190*4882a593Smuzhiyun | control->no_rows << FMC_SDCR_NR_SHIFT
191*4882a593Smuzhiyun | control->no_columns << FMC_SDCR_NC_SHIFT,
192*4882a593Smuzhiyun ®s->sdcr2);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
195*4882a593Smuzhiyun | timing->trp << FMC_SDTR_TRP_SHIFT
196*4882a593Smuzhiyun | timing->twr << FMC_SDTR_TWR_SHIFT
197*4882a593Smuzhiyun | timing->trc << FMC_SDTR_TRC_SHIFT
198*4882a593Smuzhiyun | timing->tras << FMC_SDTR_TRAS_SHIFT
199*4882a593Smuzhiyun | timing->txsr << FMC_SDTR_TXSR_SHIFT
200*4882a593Smuzhiyun | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
201*4882a593Smuzhiyun ®s->sdtr1);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (target_bank == SDRAM_BANK2)
204*4882a593Smuzhiyun writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
205*4882a593Smuzhiyun | timing->trp << FMC_SDTR_TRP_SHIFT
206*4882a593Smuzhiyun | timing->twr << FMC_SDTR_TWR_SHIFT
207*4882a593Smuzhiyun | timing->trc << FMC_SDTR_TRC_SHIFT
208*4882a593Smuzhiyun | timing->tras << FMC_SDTR_TRAS_SHIFT
209*4882a593Smuzhiyun | timing->txsr << FMC_SDTR_TXSR_SHIFT
210*4882a593Smuzhiyun | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
211*4882a593Smuzhiyun ®s->sdtr2);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (target_bank == SDRAM_BANK1)
214*4882a593Smuzhiyun ctb = FMC_SDCMR_BANK_1;
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun ctb = FMC_SDCMR_BANK_2;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun writel(ctb | FMC_SDCMR_MODE_START_CLOCK, ®s->sdcmr);
219*4882a593Smuzhiyun udelay(200); /* 200 us delay, page 10, "Power-Up" */
220*4882a593Smuzhiyun FMC_BUSY_WAIT(regs);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun writel(ctb | FMC_SDCMR_MODE_PRECHARGE, ®s->sdcmr);
223*4882a593Smuzhiyun udelay(100);
224*4882a593Smuzhiyun FMC_BUSY_WAIT(regs);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun writel((ctb | FMC_SDCMR_MODE_AUTOREFRESH | 7 << FMC_SDCMR_NRFS_SHIFT),
227*4882a593Smuzhiyun ®s->sdcmr);
228*4882a593Smuzhiyun udelay(100);
229*4882a593Smuzhiyun FMC_BUSY_WAIT(regs);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun writel(ctb | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
232*4882a593Smuzhiyun | control->cas_latency << SDRAM_MODE_CAS_SHIFT)
233*4882a593Smuzhiyun << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
234*4882a593Smuzhiyun ®s->sdcmr);
235*4882a593Smuzhiyun udelay(100);
236*4882a593Smuzhiyun FMC_BUSY_WAIT(regs);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun writel(ctb | FMC_SDCMR_MODE_NORMAL, ®s->sdcmr);
239*4882a593Smuzhiyun FMC_BUSY_WAIT(regs);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Refresh timer */
242*4882a593Smuzhiyun writel(ref_count << 1, ®s->sdrtr);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* enable the FMC controller */
246*4882a593Smuzhiyun if (params->family == STM32H7_FMC)
247*4882a593Smuzhiyun setbits_le32(®s->bcr1, FMC_BCR1_FMCEN);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
stm32_fmc_ofdata_to_platdata(struct udevice * dev)252*4882a593Smuzhiyun static int stm32_fmc_ofdata_to_platdata(struct udevice *dev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct stm32_sdram_params *params = dev_get_platdata(dev);
255*4882a593Smuzhiyun struct bank_params *bank_params;
256*4882a593Smuzhiyun ofnode bank_node;
257*4882a593Smuzhiyun char *bank_name;
258*4882a593Smuzhiyun u8 bank = 0;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun dev_for_each_subnode(bank_node, dev) {
261*4882a593Smuzhiyun /* extract the bank index from DT */
262*4882a593Smuzhiyun bank_name = (char *)ofnode_get_name(bank_node);
263*4882a593Smuzhiyun strsep(&bank_name, "@");
264*4882a593Smuzhiyun if (!bank_name) {
265*4882a593Smuzhiyun pr_err("missing sdram bank index");
266*4882a593Smuzhiyun return -EINVAL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun bank_params = ¶ms->bank_params[bank];
270*4882a593Smuzhiyun strict_strtoul(bank_name, 10,
271*4882a593Smuzhiyun (long unsigned int *)&bank_params->target_bank);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (bank_params->target_bank >= MAX_SDRAM_BANK) {
274*4882a593Smuzhiyun pr_err("Found bank %d , but only bank 0 and 1 are supported",
275*4882a593Smuzhiyun bank_params->target_bank);
276*4882a593Smuzhiyun return -EINVAL;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun debug("Find bank %s %u\n", bank_name, bank_params->target_bank);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun params->bank_params[bank].sdram_control =
282*4882a593Smuzhiyun (struct stm32_sdram_control *)
283*4882a593Smuzhiyun ofnode_read_u8_array_ptr(bank_node,
284*4882a593Smuzhiyun "st,sdram-control",
285*4882a593Smuzhiyun sizeof(struct stm32_sdram_control));
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (!params->bank_params[bank].sdram_control) {
288*4882a593Smuzhiyun pr_err("st,sdram-control not found for %s",
289*4882a593Smuzhiyun ofnode_get_name(bank_node));
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun params->bank_params[bank].sdram_timing =
295*4882a593Smuzhiyun (struct stm32_sdram_timing *)
296*4882a593Smuzhiyun ofnode_read_u8_array_ptr(bank_node,
297*4882a593Smuzhiyun "st,sdram-timing",
298*4882a593Smuzhiyun sizeof(struct stm32_sdram_timing));
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (!params->bank_params[bank].sdram_timing) {
301*4882a593Smuzhiyun pr_err("st,sdram-timing not found for %s",
302*4882a593Smuzhiyun ofnode_get_name(bank_node));
303*4882a593Smuzhiyun return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun bank_params->sdram_ref_count = ofnode_read_u32_default(bank_node,
308*4882a593Smuzhiyun "st,sdram-refcount", 8196);
309*4882a593Smuzhiyun bank++;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun params->no_sdram_banks = bank;
313*4882a593Smuzhiyun debug("%s, no of banks = %d\n", __func__, params->no_sdram_banks);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
stm32_fmc_probe(struct udevice * dev)318*4882a593Smuzhiyun static int stm32_fmc_probe(struct udevice *dev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct stm32_sdram_params *params = dev_get_platdata(dev);
321*4882a593Smuzhiyun int ret;
322*4882a593Smuzhiyun fdt_addr_t addr;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun addr = dev_read_addr(dev);
325*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
326*4882a593Smuzhiyun return -EINVAL;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun params->base = (struct stm32_fmc_regs *)addr;
329*4882a593Smuzhiyun params->family = dev_get_driver_data(dev);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #ifdef CONFIG_CLK
332*4882a593Smuzhiyun struct clk clk;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = clk_enable(&clk);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (ret) {
341*4882a593Smuzhiyun dev_err(dev, "failed to enable clock\n");
342*4882a593Smuzhiyun return ret;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun ret = stm32_sdram_init(dev);
346*4882a593Smuzhiyun if (ret)
347*4882a593Smuzhiyun return ret;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
stm32_fmc_get_info(struct udevice * dev,struct ram_info * info)352*4882a593Smuzhiyun static int stm32_fmc_get_info(struct udevice *dev, struct ram_info *info)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct ram_ops stm32_fmc_ops = {
358*4882a593Smuzhiyun .get_info = stm32_fmc_get_info,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static const struct udevice_id stm32_fmc_ids[] = {
362*4882a593Smuzhiyun { .compatible = "st,stm32-fmc", .data = STM32F7_FMC },
363*4882a593Smuzhiyun { .compatible = "st,stm32h7-fmc", .data = STM32H7_FMC },
364*4882a593Smuzhiyun { }
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun U_BOOT_DRIVER(stm32_fmc) = {
368*4882a593Smuzhiyun .name = "stm32_fmc",
369*4882a593Smuzhiyun .id = UCLASS_RAM,
370*4882a593Smuzhiyun .of_match = stm32_fmc_ids,
371*4882a593Smuzhiyun .ops = &stm32_fmc_ops,
372*4882a593Smuzhiyun .ofdata_to_platdata = stm32_fmc_ofdata_to_platdata,
373*4882a593Smuzhiyun .probe = stm32_fmc_probe,
374*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct stm32_sdram_params),
375*4882a593Smuzhiyun };
376