xref: /OK3568_Linux_fs/u-boot/drivers/ram/rockchip/sdram_rk3328.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Rockchip Electronics Co., Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <clk.h>
8*4882a593Smuzhiyun #include <debug_uart.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dt-structs.h>
11*4882a593Smuzhiyun #include <ram.h>
12*4882a593Smuzhiyun #include <regmap.h>
13*4882a593Smuzhiyun #include <syscon.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/cru_rk3328.h>
17*4882a593Smuzhiyun #include <asm/arch/grf_rk3328.h>
18*4882a593Smuzhiyun #include <asm/arch/rockchip_dmc.h>
19*4882a593Smuzhiyun #include <asm/arch/sdram.h>
20*4882a593Smuzhiyun #include <asm/arch/sdram_rk3328.h>
21*4882a593Smuzhiyun #include <asm/arch/uart.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun struct dram_info {
25*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
26*4882a593Smuzhiyun 	struct ddr_pctl_regs *pctl;
27*4882a593Smuzhiyun 	struct ddr_phy_regs *phy;
28*4882a593Smuzhiyun 	struct clk ddr_clk;
29*4882a593Smuzhiyun 	struct rk3328_cru *cru;
30*4882a593Smuzhiyun 	struct msch_regs *msch;
31*4882a593Smuzhiyun 	struct rk3328_ddr_grf_regs *ddr_grf;
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 	struct ram_info info;
34*4882a593Smuzhiyun 	struct rk3328_grf_regs *grf;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct rk3328_sdram_channel sdram_ch;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct rockchip_dmc_plat {
42*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
43*4882a593Smuzhiyun 	struct dtd_rockchip_rk3328_dmc dtplat;
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun 	struct rk3328_sdram_params sdram_params;
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 	struct regmap *map;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)51*4882a593Smuzhiyun static int conv_of_platdata(struct udevice *dev)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
54*4882a593Smuzhiyun 	struct dtd_rockchip_rk3328_dmc *dtplat = &plat->dtplat;
55*4882a593Smuzhiyun 	int ret;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	ret = regmap_init_mem_platdata(dev, dtplat->reg,
58*4882a593Smuzhiyun 				       ARRAY_SIZE(dtplat->reg) / 2,
59*4882a593Smuzhiyun 				       &plat->map);
60*4882a593Smuzhiyun 	if (ret)
61*4882a593Smuzhiyun 		return ret;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun 
rkclk_ddr_reset(struct dram_info * dram,u32 ctl_srstn,u32 ctl_psrstn,u32 phy_srstn,u32 phy_psrstn)67*4882a593Smuzhiyun static void rkclk_ddr_reset(struct dram_info *dram,
68*4882a593Smuzhiyun 			    u32 ctl_srstn, u32 ctl_psrstn,
69*4882a593Smuzhiyun 			    u32 phy_srstn, u32 phy_psrstn)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	writel(ddrctrl_srstn_req(ctl_srstn) | ddrctrl_psrstn_req(ctl_psrstn) |
72*4882a593Smuzhiyun 		ddrphy_srstn_req(phy_srstn) | ddrphy_psrstn_req(phy_psrstn),
73*4882a593Smuzhiyun 		&dram->cru->softrst_con[5]);
74*4882a593Smuzhiyun 	writel(ddrctrl_asrstn_req(ctl_srstn), &dram->cru->softrst_con[9]);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
rkclk_set_dpll(struct dram_info * dram,unsigned int hz)77*4882a593Smuzhiyun static void rkclk_set_dpll(struct dram_info *dram, unsigned int hz)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	unsigned int refdiv, postdiv1, postdiv2, fbdiv;
80*4882a593Smuzhiyun 	int delay = 1000;
81*4882a593Smuzhiyun 	u32 mhz = hz / MHZ;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	refdiv = 1;
84*4882a593Smuzhiyun 	if (mhz <= 300) {
85*4882a593Smuzhiyun 		postdiv1 = 4;
86*4882a593Smuzhiyun 		postdiv2 = 2;
87*4882a593Smuzhiyun 	} else if (mhz <= 400) {
88*4882a593Smuzhiyun 		postdiv1 = 6;
89*4882a593Smuzhiyun 		postdiv2 = 1;
90*4882a593Smuzhiyun 	} else if (mhz <= 600) {
91*4882a593Smuzhiyun 		postdiv1 = 4;
92*4882a593Smuzhiyun 		postdiv2 = 1;
93*4882a593Smuzhiyun 	} else if (mhz <= 800) {
94*4882a593Smuzhiyun 		postdiv1 = 3;
95*4882a593Smuzhiyun 		postdiv2 = 1;
96*4882a593Smuzhiyun 	} else if (mhz <= 1600) {
97*4882a593Smuzhiyun 		postdiv1 = 2;
98*4882a593Smuzhiyun 		postdiv2 = 1;
99*4882a593Smuzhiyun 	} else {
100*4882a593Smuzhiyun 		postdiv1 = 1;
101*4882a593Smuzhiyun 		postdiv2 = 1;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	fbdiv = (mhz * refdiv * postdiv1 * postdiv2) / 24;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	writel(((0x1 << 4) << 16) | (0 << 4), &dram->cru->mode_con);
106*4882a593Smuzhiyun 	writel(POSTDIV1(postdiv1) | FBDIV(fbdiv), &dram->cru->dpll_con[0]);
107*4882a593Smuzhiyun 	writel(DSMPD(1) | POSTDIV2(postdiv2) | REFDIV(refdiv),
108*4882a593Smuzhiyun 	       &dram->cru->dpll_con[1]);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	while (delay > 0) {
111*4882a593Smuzhiyun 		udelay(1);
112*4882a593Smuzhiyun 		if (LOCK(readl(&dram->cru->dpll_con[1])))
113*4882a593Smuzhiyun 			break;
114*4882a593Smuzhiyun 		delay--;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	writel(((0x1 << 4) << 16) | (1 << 4), &dram->cru->mode_con);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
rkclk_configure_ddr(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)120*4882a593Smuzhiyun static void rkclk_configure_ddr(struct dram_info *dram,
121*4882a593Smuzhiyun 				struct rk3328_sdram_params *sdram_params)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	void __iomem *phy_base = dram->phy;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* choose DPLL for ddr clk source */
126*4882a593Smuzhiyun 	clrbits_le32(PHY_REG(phy_base, 0xef), 1 << 7);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* for inno ddr phy need 2*freq */
129*4882a593Smuzhiyun 	rkclk_set_dpll(dram,  sdram_params->base.ddr_freq * MHZ * 2);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* return ddrconfig value
133*4882a593Smuzhiyun  *       (-1), find ddrconfig fail
134*4882a593Smuzhiyun  *       other, the ddrconfig value
135*4882a593Smuzhiyun  * only support cs0_row >= cs1_row
136*4882a593Smuzhiyun  */
calculate_ddrconfig(struct rk3328_sdram_params * sdram_params)137*4882a593Smuzhiyun static unsigned int calculate_ddrconfig(
138*4882a593Smuzhiyun 		struct rk3328_sdram_params *sdram_params)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
141*4882a593Smuzhiyun 	u32 cs, bw, die_bw, col, row, bank;
142*4882a593Smuzhiyun 	u32 cs1_row;
143*4882a593Smuzhiyun 	u32 i, tmp;
144*4882a593Smuzhiyun 	u32 ddrconf = -1;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	cs = cap_info->rank;
147*4882a593Smuzhiyun 	bw = cap_info->bw;
148*4882a593Smuzhiyun 	die_bw = cap_info->dbw;
149*4882a593Smuzhiyun 	col = cap_info->col;
150*4882a593Smuzhiyun 	row = cap_info->cs0_row;
151*4882a593Smuzhiyun 	cs1_row = cap_info->cs1_row;
152*4882a593Smuzhiyun 	bank = cap_info->bk;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == DDR4) {
155*4882a593Smuzhiyun 		/* when DDR_TEST, CS always at MSB position for easy test */
156*4882a593Smuzhiyun 		if (cs == 2 && row == cs1_row) {
157*4882a593Smuzhiyun 			/* include 2cs cap both 2^n  or both (2^n - 2^(n-2)) */
158*4882a593Smuzhiyun 			tmp = ((row - 13) << 3) | (1 << 2) | (bw & 0x2) |
159*4882a593Smuzhiyun 			      die_bw;
160*4882a593Smuzhiyun 			for (i = 17; i < 21; i++) {
161*4882a593Smuzhiyun 				if (((tmp & 0x7) ==
162*4882a593Smuzhiyun 				     (ddr4_cfg_2_rbc[i - 10] & 0x7)) &&
163*4882a593Smuzhiyun 				    ((tmp & 0x3c) <=
164*4882a593Smuzhiyun 				     (ddr4_cfg_2_rbc[i - 10] & 0x3c))) {
165*4882a593Smuzhiyun 					ddrconf = i;
166*4882a593Smuzhiyun 					goto out;
167*4882a593Smuzhiyun 				}
168*4882a593Smuzhiyun 			}
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		tmp = ((cs - 1) << 6) | ((row - 13) << 3) | (bw & 0x2) | die_bw;
172*4882a593Smuzhiyun 		for (i = 10; i < 17; i++) {
173*4882a593Smuzhiyun 			if (((tmp & 0x7) == (ddr4_cfg_2_rbc[i - 10] & 0x7)) &&
174*4882a593Smuzhiyun 			    ((tmp & 0x3c) <= (ddr4_cfg_2_rbc[i - 10] & 0x3c)) &&
175*4882a593Smuzhiyun 			    ((tmp & 0x40) <= (ddr4_cfg_2_rbc[i - 10] & 0x40))) {
176*4882a593Smuzhiyun 				ddrconf = i;
177*4882a593Smuzhiyun 				goto out;
178*4882a593Smuzhiyun 			}
179*4882a593Smuzhiyun 		}
180*4882a593Smuzhiyun 	} else {
181*4882a593Smuzhiyun 		if (bank == 2) {
182*4882a593Smuzhiyun 			ddrconf = 8;
183*4882a593Smuzhiyun 			goto out;
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		/* when DDR_TEST, CS always at MSB position for easy test */
187*4882a593Smuzhiyun 		if (cs == 2 && row == cs1_row) {
188*4882a593Smuzhiyun 			/* include 2cs cap both 2^n  or both (2^n - 2^(n-2)) */
189*4882a593Smuzhiyun 			for (i = 5; i < 8; i++) {
190*4882a593Smuzhiyun 				if ((bw + col - 11) == (ddr_cfg_2_rbc[i] &
191*4882a593Smuzhiyun 							0x3)) {
192*4882a593Smuzhiyun 					ddrconf = i;
193*4882a593Smuzhiyun 					goto out;
194*4882a593Smuzhiyun 				}
195*4882a593Smuzhiyun 			}
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		tmp = ((row - 13) << 4) | (1 << 2) | ((bw + col - 11) << 0);
199*4882a593Smuzhiyun 		for (i = 0; i < 5; i++)
200*4882a593Smuzhiyun 			if (((tmp & 0xf) == (ddr_cfg_2_rbc[i] & 0xf)) &&
201*4882a593Smuzhiyun 			    ((tmp & 0x30) <= (ddr_cfg_2_rbc[i] & 0x30))) {
202*4882a593Smuzhiyun 				ddrconf = i;
203*4882a593Smuzhiyun 				goto out;
204*4882a593Smuzhiyun 			}
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun out:
208*4882a593Smuzhiyun 	if (ddrconf > 20)
209*4882a593Smuzhiyun 		printf("calculate ddrconfig error\n");
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return ddrconf;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /*******
215*4882a593Smuzhiyun  * calculate controller dram address map, and setting to register.
216*4882a593Smuzhiyun  * argument sdram_ch.ddrconf must be right value before
217*4882a593Smuzhiyun  * call this function.
218*4882a593Smuzhiyun  *******/
set_ctl_address_map(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)219*4882a593Smuzhiyun static void set_ctl_address_map(struct dram_info *dram,
220*4882a593Smuzhiyun 				struct rk3328_sdram_params *sdram_params)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
223*4882a593Smuzhiyun 	void __iomem *pctl_base = dram->pctl;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	sdram_copy_to_reg((u32 *)(pctl_base + DDR_PCTL2_ADDRMAP0),
226*4882a593Smuzhiyun 			  &addrmap[cap_info->ddrconfig][0], 9 * 4);
227*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == LPDDR3 && cap_info->row_3_4)
228*4882a593Smuzhiyun 		setbits_le32(pctl_base + DDR_PCTL2_ADDRMAP6, 1 << 31);
229*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == DDR4 && cap_info->bw == 0x1)
230*4882a593Smuzhiyun 		setbits_le32(pctl_base + DDR_PCTL2_PCCFG, 1 << 8);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (cap_info->rank == 1)
233*4882a593Smuzhiyun 		clrsetbits_le32(pctl_base + DDR_PCTL2_ADDRMAP0, 0x1f, 0x1f);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
data_training(struct dram_info * dram,u32 cs,u32 dramtype)236*4882a593Smuzhiyun static int data_training(struct dram_info *dram, u32 cs, u32 dramtype)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	void __iomem *pctl_base = dram->pctl;
239*4882a593Smuzhiyun 	u32 dis_auto_zq = 0;
240*4882a593Smuzhiyun 	u32 pwrctl;
241*4882a593Smuzhiyun 	u32 ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* disable auto low-power */
244*4882a593Smuzhiyun 	pwrctl = readl(pctl_base + DDR_PCTL2_PWRCTL);
245*4882a593Smuzhiyun 	writel(0, pctl_base + DDR_PCTL2_PWRCTL);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	dis_auto_zq = pctl_dis_zqcs_aref(dram->pctl);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	ret = phy_data_training(dram->phy, cs, dramtype);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	pctl_rest_zqcs_aref(dram->pctl, dis_auto_zq);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* restore auto low-power */
254*4882a593Smuzhiyun 	writel(pwrctl, pctl_base + DDR_PCTL2_PWRCTL);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return ret;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
rx_deskew_switch_adjust(struct dram_info * dram)259*4882a593Smuzhiyun static void rx_deskew_switch_adjust(struct dram_info *dram)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u32 i, deskew_val;
262*4882a593Smuzhiyun 	u32 gate_val = 0;
263*4882a593Smuzhiyun 	void __iomem *phy_base = dram->phy;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
266*4882a593Smuzhiyun 		gate_val = MAX(readl(PHY_REG(phy_base, 0xfb + i)), gate_val);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	deskew_val = (gate_val >> 3) + 1;
269*4882a593Smuzhiyun 	deskew_val = (deskew_val > 0x1f) ? 0x1f : deskew_val;
270*4882a593Smuzhiyun 	clrsetbits_le32(PHY_REG(phy_base, 0x6e), 0xc, (deskew_val & 0x3) << 2);
271*4882a593Smuzhiyun 	clrsetbits_le32(PHY_REG(phy_base, 0x6f), 0x7 << 4,
272*4882a593Smuzhiyun 			(deskew_val & 0x1c) << 2);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
tx_deskew_switch_adjust(struct dram_info * dram)275*4882a593Smuzhiyun static void tx_deskew_switch_adjust(struct dram_info *dram)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	void __iomem *phy_base = dram->phy;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	clrsetbits_le32(PHY_REG(phy_base, 0x6e), 0x3, 1);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
set_ddrconfig(struct dram_info * dram,u32 ddrconfig)282*4882a593Smuzhiyun static void set_ddrconfig(struct dram_info *dram, u32 ddrconfig)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	writel(ddrconfig, &dram->msch->ddrconf);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
sdram_msch_config(struct msch_regs * msch,struct sdram_msch_timings * noc_timings)287*4882a593Smuzhiyun static void sdram_msch_config(struct msch_regs *msch,
288*4882a593Smuzhiyun 		       struct sdram_msch_timings *noc_timings)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	writel(noc_timings->ddrtiming.d32, &msch->ddrtiming);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	writel(noc_timings->ddrmode.d32, &msch->ddrmode);
293*4882a593Smuzhiyun 	writel(noc_timings->readlatency, &msch->readlatency);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	writel(noc_timings->activate.d32, &msch->activate);
296*4882a593Smuzhiyun 	writel(noc_timings->devtodev.d32, &msch->devtodev);
297*4882a593Smuzhiyun 	writel(noc_timings->ddr4timing.d32, &msch->ddr4_timing);
298*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging0);
299*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging1);
300*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging2);
301*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging3);
302*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging4);
303*4882a593Smuzhiyun 	writel(noc_timings->agingx0, &msch->aging5);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
dram_all_config(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)306*4882a593Smuzhiyun static void dram_all_config(struct dram_info *dram,
307*4882a593Smuzhiyun 			    struct rk3328_sdram_params *sdram_params)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
310*4882a593Smuzhiyun 	u32 sys_reg2 = 0;
311*4882a593Smuzhiyun 	u32 sys_reg3 = 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	set_ddrconfig(dram, cap_info->ddrconfig);
314*4882a593Smuzhiyun 	sdram_org_config(cap_info, &sdram_params->base, &sys_reg2,
315*4882a593Smuzhiyun 			 &sys_reg3, 0);
316*4882a593Smuzhiyun 	writel(sys_reg2, &dram->grf->os_reg[2]);
317*4882a593Smuzhiyun 	writel(sys_reg3, &dram->grf->os_reg[3]);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	sdram_msch_config(dram->msch, &sdram_ch.noc_timings);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
enable_low_power(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)322*4882a593Smuzhiyun static void enable_low_power(struct dram_info *dram,
323*4882a593Smuzhiyun 			     struct rk3328_sdram_params *sdram_params)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	void __iomem *pctl_base = dram->pctl;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* enable upctl2 axi clock auto gating */
328*4882a593Smuzhiyun 	writel(0x00800000, &dram->ddr_grf->ddr_grf_con[0]);
329*4882a593Smuzhiyun 	writel(0x20012001, &dram->ddr_grf->ddr_grf_con[2]);
330*4882a593Smuzhiyun 	/* enable upctl2 core clock auto gating */
331*4882a593Smuzhiyun 	writel(0x001e001a, &dram->ddr_grf->ddr_grf_con[2]);
332*4882a593Smuzhiyun 	/* enable sr, pd */
333*4882a593Smuzhiyun 	if (PD_IDLE == 0)
334*4882a593Smuzhiyun 		clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
335*4882a593Smuzhiyun 	else
336*4882a593Smuzhiyun 		setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
337*4882a593Smuzhiyun 	if (SR_IDLE == 0)
338*4882a593Smuzhiyun 		clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL,	1);
339*4882a593Smuzhiyun 	else
340*4882a593Smuzhiyun 		setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, 1);
341*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 3));
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
sdram_init(struct dram_info * dram,struct rk3328_sdram_params * sdram_params,u32 pre_init)344*4882a593Smuzhiyun static int sdram_init(struct dram_info *dram,
345*4882a593Smuzhiyun 		      struct rk3328_sdram_params *sdram_params, u32 pre_init)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
348*4882a593Smuzhiyun 	void __iomem *pctl_base = dram->pctl;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	rkclk_ddr_reset(dram, 1, 1, 1, 1);
351*4882a593Smuzhiyun 	udelay(10);
352*4882a593Smuzhiyun 	/*
353*4882a593Smuzhiyun 	 * dereset ddr phy psrstn to config pll,
354*4882a593Smuzhiyun 	 * if using phy pll psrstn must be dereset
355*4882a593Smuzhiyun 	 * before config pll
356*4882a593Smuzhiyun 	 */
357*4882a593Smuzhiyun 	rkclk_ddr_reset(dram, 1, 1, 1, 0);
358*4882a593Smuzhiyun 	rkclk_configure_ddr(dram, sdram_params);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* release phy srst to provide clk to ctrl */
361*4882a593Smuzhiyun 	rkclk_ddr_reset(dram, 1, 1, 0, 0);
362*4882a593Smuzhiyun 	udelay(10);
363*4882a593Smuzhiyun 	phy_soft_reset(dram->phy);
364*4882a593Smuzhiyun 	/* release ctrl presetn, and config ctl registers */
365*4882a593Smuzhiyun 	rkclk_ddr_reset(dram, 1, 0, 0, 0);
366*4882a593Smuzhiyun 	pctl_cfg(dram->pctl, &sdram_params->pctl_regs, SR_IDLE, PD_IDLE);
367*4882a593Smuzhiyun 	cap_info->ddrconfig = calculate_ddrconfig(sdram_params);
368*4882a593Smuzhiyun 	set_ctl_address_map(dram, sdram_params);
369*4882a593Smuzhiyun 	phy_cfg(dram->phy, &sdram_params->phy_regs, &sdram_params->skew,
370*4882a593Smuzhiyun 		&sdram_params->base, cap_info->bw);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* enable dfi_init_start to init phy after ctl srstn deassert */
373*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_DFIMISC, (1 << 5) | (1 << 4));
374*4882a593Smuzhiyun 	rkclk_ddr_reset(dram, 0, 0, 0, 0);
375*4882a593Smuzhiyun 	/* wait for dfi_init_done and dram init complete */
376*4882a593Smuzhiyun 	while ((readl(pctl_base + DDR_PCTL2_STAT) & 0x7) == 0)
377*4882a593Smuzhiyun 		continue;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* do ddr gate training */
380*4882a593Smuzhiyun 	if (data_training(dram, 0, sdram_params->base.dramtype) != 0) {
381*4882a593Smuzhiyun 		printf("data training error\n");
382*4882a593Smuzhiyun 		return -1;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	if (data_training(dram, 1, sdram_params->base.dramtype) != 0) {
385*4882a593Smuzhiyun 		printf("data training error\n");
386*4882a593Smuzhiyun 		return -1;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == DDR4)
390*4882a593Smuzhiyun 		pctl_write_vrefdq(dram->pctl, 0x3, 5670,
391*4882a593Smuzhiyun 				  sdram_params->base.dramtype);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (pre_init == 0) {
394*4882a593Smuzhiyun 		rx_deskew_switch_adjust(dram);
395*4882a593Smuzhiyun 		tx_deskew_switch_adjust(dram);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	dram_all_config(dram, sdram_params);
399*4882a593Smuzhiyun 	enable_low_power(dram, sdram_params);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
dram_detect_cap(struct dram_info * dram,struct rk3328_sdram_params * sdram_params,unsigned char channel)404*4882a593Smuzhiyun static u64 dram_detect_cap(struct dram_info *dram,
405*4882a593Smuzhiyun 			   struct rk3328_sdram_params *sdram_params,
406*4882a593Smuzhiyun 			   unsigned char channel)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/*
411*4882a593Smuzhiyun 	 * for ddr3: ddrconf = 3
412*4882a593Smuzhiyun 	 * for ddr4: ddrconf = 12
413*4882a593Smuzhiyun 	 * for lpddr3: ddrconf = 3
414*4882a593Smuzhiyun 	 * default bw = 1
415*4882a593Smuzhiyun 	 */
416*4882a593Smuzhiyun 	u32 bk, bktmp;
417*4882a593Smuzhiyun 	u32 col, coltmp;
418*4882a593Smuzhiyun 	u32 rowtmp;
419*4882a593Smuzhiyun 	u32 cs;
420*4882a593Smuzhiyun 	u32 bw = 1;
421*4882a593Smuzhiyun 	u32 dram_type = sdram_params->base.dramtype;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (dram_type != DDR4) {
424*4882a593Smuzhiyun 		/* detect col and bk for ddr3/lpddr3 */
425*4882a593Smuzhiyun 		coltmp = 12;
426*4882a593Smuzhiyun 		bktmp = 3;
427*4882a593Smuzhiyun 		rowtmp = 16;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		if (sdram_detect_col(cap_info, coltmp) != 0)
430*4882a593Smuzhiyun 			goto cap_err;
431*4882a593Smuzhiyun 		sdram_detect_bank(cap_info, coltmp, bktmp);
432*4882a593Smuzhiyun 		sdram_detect_dbw(cap_info, dram_type);
433*4882a593Smuzhiyun 	} else {
434*4882a593Smuzhiyun 		/* detect bg for ddr4 */
435*4882a593Smuzhiyun 		coltmp = 10;
436*4882a593Smuzhiyun 		bktmp = 4;
437*4882a593Smuzhiyun 		rowtmp = 17;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 		col = 10;
440*4882a593Smuzhiyun 		bk = 2;
441*4882a593Smuzhiyun 		cap_info->col = col;
442*4882a593Smuzhiyun 		cap_info->bk = bk;
443*4882a593Smuzhiyun 		sdram_detect_bg(cap_info, coltmp);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* detect row */
447*4882a593Smuzhiyun 	if (sdram_detect_row(cap_info, coltmp, bktmp, rowtmp) != 0)
448*4882a593Smuzhiyun 		goto cap_err;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/* detect row_3_4 */
451*4882a593Smuzhiyun 	sdram_detect_row_3_4(cap_info, coltmp, bktmp);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* bw and cs detect using data training */
454*4882a593Smuzhiyun 	if (data_training(dram, 1, dram_type) == 0)
455*4882a593Smuzhiyun 		cs = 1;
456*4882a593Smuzhiyun 	else
457*4882a593Smuzhiyun 		cs = 0;
458*4882a593Smuzhiyun 	cap_info->rank = cs + 1;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	bw = 2;
461*4882a593Smuzhiyun 	cap_info->bw = bw;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	cap_info->cs0_high16bit_row = cap_info->cs0_row;
464*4882a593Smuzhiyun 	if (cs) {
465*4882a593Smuzhiyun 		cap_info->cs1_row = cap_info->cs0_row;
466*4882a593Smuzhiyun 		cap_info->cs1_high16bit_row = cap_info->cs0_row;
467*4882a593Smuzhiyun 	} else {
468*4882a593Smuzhiyun 		cap_info->cs1_row = 0;
469*4882a593Smuzhiyun 		cap_info->cs1_high16bit_row = 0;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun cap_err:
474*4882a593Smuzhiyun 	return -1;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
sdram_init_detect(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)477*4882a593Smuzhiyun static int sdram_init_detect(struct dram_info *dram,
478*4882a593Smuzhiyun 			     struct rk3328_sdram_params *sdram_params)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	u32 sys_reg = 0;
481*4882a593Smuzhiyun 	u32 sys_reg3 = 0;
482*4882a593Smuzhiyun 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	debug("Starting SDRAM initialization...\n");
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	memcpy(&sdram_ch, &sdram_params->ch,
487*4882a593Smuzhiyun 	       sizeof(struct rk3328_sdram_channel));
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	sdram_init(dram, sdram_params, 1);
490*4882a593Smuzhiyun 	dram_detect_cap(dram, sdram_params, 0);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* modify bw, cs related timing */
493*4882a593Smuzhiyun 	pctl_remodify_sdram_params(&sdram_params->pctl_regs, cap_info,
494*4882a593Smuzhiyun 				   sdram_params->base.dramtype);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (cap_info->bw == 2)
497*4882a593Smuzhiyun 		sdram_ch.noc_timings.ddrtiming.b.bwratio = 0;
498*4882a593Smuzhiyun 	else
499*4882a593Smuzhiyun 		sdram_ch.noc_timings.ddrtiming.b.bwratio = 1;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* reinit sdram by real dram cap */
502*4882a593Smuzhiyun 	sdram_init(dram, sdram_params, 0);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* redetect cs1 row */
505*4882a593Smuzhiyun 	sdram_detect_cs1_row(cap_info, sdram_params->base.dramtype);
506*4882a593Smuzhiyun 	if (cap_info->cs1_row) {
507*4882a593Smuzhiyun 		sys_reg = readl(&dram->grf->os_reg[2]);
508*4882a593Smuzhiyun 		sys_reg3 = readl(&dram->grf->os_reg[3]);
509*4882a593Smuzhiyun 		SYS_REG_ENC_CS1_ROW(cap_info->cs1_row,
510*4882a593Smuzhiyun 				    sys_reg, sys_reg3, 0);
511*4882a593Smuzhiyun 		writel(sys_reg, &dram->grf->os_reg[2]);
512*4882a593Smuzhiyun 		writel(sys_reg3, &dram->grf->os_reg[3]);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	sdram_print_ddr_info(&sdram_params->ch.cap_info,
516*4882a593Smuzhiyun 			     &sdram_params->base, 0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
rk3328_dmc_init(struct udevice * dev)521*4882a593Smuzhiyun static int rk3328_dmc_init(struct udevice *dev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
524*4882a593Smuzhiyun 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
525*4882a593Smuzhiyun 	int ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
528*4882a593Smuzhiyun 	struct rk3328_sdram_params *params = &plat->sdram_params;
529*4882a593Smuzhiyun #else
530*4882a593Smuzhiyun 	struct dtd_rockchip_rk3328_dmc *dtplat = &plat->dtplat;
531*4882a593Smuzhiyun 	struct rk3328_sdram_params *params =
532*4882a593Smuzhiyun 					(void *)dtplat->rockchip_sdram_params;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	ret = conv_of_platdata(dev);
535*4882a593Smuzhiyun 	if (ret)
536*4882a593Smuzhiyun 		return ret;
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun 	priv->phy = regmap_get_range(plat->map, 0);
539*4882a593Smuzhiyun 	priv->pctl = regmap_get_range(plat->map, 1);
540*4882a593Smuzhiyun 	priv->grf = regmap_get_range(plat->map, 2);
541*4882a593Smuzhiyun 	priv->cru = regmap_get_range(plat->map, 3);
542*4882a593Smuzhiyun 	priv->msch = regmap_get_range(plat->map, 4);
543*4882a593Smuzhiyun 	priv->ddr_grf = regmap_get_range(plat->map, 5);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	debug("%s phy %p pctrl %p grf %p cru %p msch %p ddr_grf %p\n",
546*4882a593Smuzhiyun 	      __func__, priv->phy, priv->pctl, priv->grf, priv->cru,
547*4882a593Smuzhiyun 	      priv->msch, priv->ddr_grf);
548*4882a593Smuzhiyun 	ret = sdram_init_detect(priv, params);
549*4882a593Smuzhiyun 	if (ret < 0) {
550*4882a593Smuzhiyun 		printf("%s DRAM init failed%d\n", __func__, ret);
551*4882a593Smuzhiyun 		return ret;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
rk3328_dmc_ofdata_to_platdata(struct udevice * dev)557*4882a593Smuzhiyun static int rk3328_dmc_ofdata_to_platdata(struct udevice *dev)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
560*4882a593Smuzhiyun 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
561*4882a593Smuzhiyun 	int ret;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,sdram-params",
564*4882a593Smuzhiyun 				 (u32 *)&plat->sdram_params,
565*4882a593Smuzhiyun 				 sizeof(plat->sdram_params) / sizeof(u32));
566*4882a593Smuzhiyun 	if (ret) {
567*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,sdram-params %d\n",
568*4882a593Smuzhiyun 		       __func__, ret);
569*4882a593Smuzhiyun 		return ret;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 	ret = regmap_init_mem(dev, &plat->map);
572*4882a593Smuzhiyun 	if (ret)
573*4882a593Smuzhiyun 		printf("%s: regmap failed %d\n", __func__, ret);
574*4882a593Smuzhiyun #endif
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun 
rk3328_dmc_probe(struct udevice * dev)580*4882a593Smuzhiyun static int rk3328_dmc_probe(struct udevice *dev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	int ret = 0;
583*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
584*4882a593Smuzhiyun 	if (rk3328_dmc_init(dev))
585*4882a593Smuzhiyun 		return 0;
586*4882a593Smuzhiyun #else
587*4882a593Smuzhiyun 	struct dram_info *priv;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_RELOC)) {
590*4882a593Smuzhiyun 		priv = dev_get_priv(dev);
591*4882a593Smuzhiyun 		priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
592*4882a593Smuzhiyun 		debug("%s: grf=%p\n", __func__, priv->grf);
593*4882a593Smuzhiyun 		priv->info.base = CONFIG_SYS_SDRAM_BASE;
594*4882a593Smuzhiyun 		priv->info.size =
595*4882a593Smuzhiyun 			rockchip_sdram_size((phys_addr_t)&priv->grf->os_reg[2]);
596*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
597*4882a593Smuzhiyun 	struct ddr_param ddr_parem;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	ddr_parem.count = 1;
600*4882a593Smuzhiyun 	ddr_parem.para[0] = priv->info.base;
601*4882a593Smuzhiyun 	ddr_parem.para[1] = priv->info.size;
602*4882a593Smuzhiyun 	rockchip_setup_ddr_param(&ddr_parem);
603*4882a593Smuzhiyun #endif
604*4882a593Smuzhiyun 	} else {
605*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_ROCKCHIP_DMC)
606*4882a593Smuzhiyun 		ret = rockchip_dmcfreq_probe(dev);
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun #endif
610*4882a593Smuzhiyun 	return ret;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
rk3328_dmc_get_info(struct udevice * dev,struct ram_info * info)613*4882a593Smuzhiyun static int rk3328_dmc_get_info(struct udevice *dev, struct ram_info *info)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	*info = priv->info;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static struct ram_ops rk3328_dmc_ops = {
623*4882a593Smuzhiyun 	.get_info = rk3328_dmc_get_info,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const struct udevice_id rk3328_dmc_ids[] = {
627*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3328-dmc" },
628*4882a593Smuzhiyun 	{ }
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun U_BOOT_DRIVER(dmc_rk3328) = {
632*4882a593Smuzhiyun 	.name = "rockchip_rk3328_dmc",
633*4882a593Smuzhiyun 	.id = UCLASS_RAM,
634*4882a593Smuzhiyun 	.of_match = rk3328_dmc_ids,
635*4882a593Smuzhiyun 	.ops = &rk3328_dmc_ops,
636*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
637*4882a593Smuzhiyun 	.ofdata_to_platdata = rk3328_dmc_ofdata_to_platdata,
638*4882a593Smuzhiyun #endif
639*4882a593Smuzhiyun 	.probe = rk3328_dmc_probe,
640*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dram_info),
641*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
642*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct rockchip_dmc_plat),
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun };
645