1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2015 Google, Inc
3*4882a593Smuzhiyun * Copyright 2014 Rockchip Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Adapted from coreboot.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <clk.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dt-structs.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <ram.h>
16*4882a593Smuzhiyun #include <regmap.h>
17*4882a593Smuzhiyun #include <syscon.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/cru_rk3288.h>
21*4882a593Smuzhiyun #include <asm/arch/ddr_rk3288.h>
22*4882a593Smuzhiyun #include <asm/arch/grf_rk3288.h>
23*4882a593Smuzhiyun #include <asm/arch/pmu_rk3288.h>
24*4882a593Smuzhiyun #include <asm/arch/sdram_rk3288.h>
25*4882a593Smuzhiyun #include <asm/arch/sdram.h>
26*4882a593Smuzhiyun #include <linux/err.h>
27*4882a593Smuzhiyun #include <power/regulator.h>
28*4882a593Smuzhiyun #include <power/rk8xx_pmic.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct chan_info {
33*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl;
34*4882a593Smuzhiyun struct rk3288_ddr_publ *publ;
35*4882a593Smuzhiyun struct rk3288_msch *msch;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct dram_info {
39*4882a593Smuzhiyun struct chan_info chan[2];
40*4882a593Smuzhiyun struct ram_info info;
41*4882a593Smuzhiyun struct clk ddr_clk;
42*4882a593Smuzhiyun struct rk3288_cru *cru;
43*4882a593Smuzhiyun struct rk3288_grf *grf;
44*4882a593Smuzhiyun struct rk3288_sgrf *sgrf;
45*4882a593Smuzhiyun struct rk3288_pmu *pmu;
46*4882a593Smuzhiyun bool is_veyron;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct rk3288_sdram_params {
50*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
51*4882a593Smuzhiyun struct dtd_rockchip_rk3288_dmc of_plat;
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun struct rk3288_sdram_channel ch[2];
54*4882a593Smuzhiyun struct rk3288_sdram_pctl_timing pctl_timing;
55*4882a593Smuzhiyun struct rk3288_sdram_phy_timing phy_timing;
56*4882a593Smuzhiyun struct rk3288_base_params base;
57*4882a593Smuzhiyun int num_channels;
58*4882a593Smuzhiyun struct regmap *map;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun const int ddrconf_table[] = {
62*4882a593Smuzhiyun /* row col,bw */
63*4882a593Smuzhiyun 0,
64*4882a593Smuzhiyun ((1 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
65*4882a593Smuzhiyun ((2 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
66*4882a593Smuzhiyun ((3 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
67*4882a593Smuzhiyun ((4 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
68*4882a593Smuzhiyun ((1 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
69*4882a593Smuzhiyun ((2 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
70*4882a593Smuzhiyun ((3 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
71*4882a593Smuzhiyun ((1 << DDRCONF_ROW_SHIFT) | 0 << DDRCONF_COL_SHIFT),
72*4882a593Smuzhiyun ((2 << DDRCONF_ROW_SHIFT) | 0 << DDRCONF_COL_SHIFT),
73*4882a593Smuzhiyun ((3 << DDRCONF_ROW_SHIFT) | 0 << DDRCONF_COL_SHIFT),
74*4882a593Smuzhiyun 0,
75*4882a593Smuzhiyun 0,
76*4882a593Smuzhiyun 0,
77*4882a593Smuzhiyun 0,
78*4882a593Smuzhiyun ((4 << 4) | 2),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define TEST_PATTEN 0x5aa5f00f
82*4882a593Smuzhiyun #define DQS_GATE_TRAINING_ERROR_RANK0 (1 << 4)
83*4882a593Smuzhiyun #define DQS_GATE_TRAINING_ERROR_RANK1 (2 << 4)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
copy_to_reg(u32 * dest,const u32 * src,u32 n)86*4882a593Smuzhiyun static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun int i;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun for (i = 0; i < n / sizeof(u32); i++) {
91*4882a593Smuzhiyun writel(*src, dest);
92*4882a593Smuzhiyun src++;
93*4882a593Smuzhiyun dest++;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
ddr_reset(struct rk3288_cru * cru,u32 ch,u32 ctl,u32 phy)97*4882a593Smuzhiyun static void ddr_reset(struct rk3288_cru *cru, u32 ch, u32 ctl, u32 phy)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 phy_ctl_srstn_shift = 4 + 5 * ch;
100*4882a593Smuzhiyun u32 ctl_psrstn_shift = 3 + 5 * ch;
101*4882a593Smuzhiyun u32 ctl_srstn_shift = 2 + 5 * ch;
102*4882a593Smuzhiyun u32 phy_psrstn_shift = 1 + 5 * ch;
103*4882a593Smuzhiyun u32 phy_srstn_shift = 5 * ch;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun rk_clrsetreg(&cru->cru_softrst_con[10],
106*4882a593Smuzhiyun 1 << phy_ctl_srstn_shift | 1 << ctl_psrstn_shift |
107*4882a593Smuzhiyun 1 << ctl_srstn_shift | 1 << phy_psrstn_shift |
108*4882a593Smuzhiyun 1 << phy_srstn_shift,
109*4882a593Smuzhiyun phy << phy_ctl_srstn_shift | ctl << ctl_psrstn_shift |
110*4882a593Smuzhiyun ctl << ctl_srstn_shift | phy << phy_psrstn_shift |
111*4882a593Smuzhiyun phy << phy_srstn_shift);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
ddr_phy_ctl_reset(struct rk3288_cru * cru,u32 ch,u32 n)114*4882a593Smuzhiyun static void ddr_phy_ctl_reset(struct rk3288_cru *cru, u32 ch, u32 n)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun u32 phy_ctl_srstn_shift = 4 + 5 * ch;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun rk_clrsetreg(&cru->cru_softrst_con[10],
119*4882a593Smuzhiyun 1 << phy_ctl_srstn_shift, n << phy_ctl_srstn_shift);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
phy_pctrl_reset(struct rk3288_cru * cru,struct rk3288_ddr_publ * publ,int channel)122*4882a593Smuzhiyun static void phy_pctrl_reset(struct rk3288_cru *cru,
123*4882a593Smuzhiyun struct rk3288_ddr_publ *publ,
124*4882a593Smuzhiyun int channel)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun int i;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ddr_reset(cru, channel, 1, 1);
129*4882a593Smuzhiyun udelay(1);
130*4882a593Smuzhiyun clrbits_le32(&publ->acdllcr, ACDLLCR_DLLSRST);
131*4882a593Smuzhiyun for (i = 0; i < 4; i++)
132*4882a593Smuzhiyun clrbits_le32(&publ->datx8[i].dxdllcr, DXDLLCR_DLLSRST);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun udelay(10);
135*4882a593Smuzhiyun setbits_le32(&publ->acdllcr, ACDLLCR_DLLSRST);
136*4882a593Smuzhiyun for (i = 0; i < 4; i++)
137*4882a593Smuzhiyun setbits_le32(&publ->datx8[i].dxdllcr, DXDLLCR_DLLSRST);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun udelay(10);
140*4882a593Smuzhiyun ddr_reset(cru, channel, 1, 0);
141*4882a593Smuzhiyun udelay(10);
142*4882a593Smuzhiyun ddr_reset(cru, channel, 0, 0);
143*4882a593Smuzhiyun udelay(10);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
phy_dll_bypass_set(struct rk3288_ddr_publ * publ,u32 freq)146*4882a593Smuzhiyun static void phy_dll_bypass_set(struct rk3288_ddr_publ *publ,
147*4882a593Smuzhiyun u32 freq)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun int i;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (freq <= 250000000) {
152*4882a593Smuzhiyun if (freq <= 150000000)
153*4882a593Smuzhiyun clrbits_le32(&publ->dllgcr, SBIAS_BYPASS);
154*4882a593Smuzhiyun else
155*4882a593Smuzhiyun setbits_le32(&publ->dllgcr, SBIAS_BYPASS);
156*4882a593Smuzhiyun setbits_le32(&publ->acdllcr, ACDLLCR_DLLDIS);
157*4882a593Smuzhiyun for (i = 0; i < 4; i++)
158*4882a593Smuzhiyun setbits_le32(&publ->datx8[i].dxdllcr,
159*4882a593Smuzhiyun DXDLLCR_DLLDIS);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun setbits_le32(&publ->pir, PIR_DLLBYP);
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun clrbits_le32(&publ->dllgcr, SBIAS_BYPASS);
164*4882a593Smuzhiyun clrbits_le32(&publ->acdllcr, ACDLLCR_DLLDIS);
165*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
166*4882a593Smuzhiyun clrbits_le32(&publ->datx8[i].dxdllcr,
167*4882a593Smuzhiyun DXDLLCR_DLLDIS);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun clrbits_le32(&publ->pir, PIR_DLLBYP);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
dfi_cfg(struct rk3288_ddr_pctl * pctl,u32 dramtype)174*4882a593Smuzhiyun static void dfi_cfg(struct rk3288_ddr_pctl *pctl, u32 dramtype)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun writel(DFI_INIT_START, &pctl->dfistcfg0);
177*4882a593Smuzhiyun writel(DFI_DRAM_CLK_SR_EN | DFI_DRAM_CLK_DPD_EN,
178*4882a593Smuzhiyun &pctl->dfistcfg1);
179*4882a593Smuzhiyun writel(DFI_PARITY_INTR_EN | DFI_PARITY_EN, &pctl->dfistcfg2);
180*4882a593Smuzhiyun writel(7 << TLP_RESP_TIME_SHIFT | LP_SR_EN | LP_PD_EN,
181*4882a593Smuzhiyun &pctl->dfilpcfg0);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun writel(2 << TCTRL_DELAY_TIME_SHIFT, &pctl->dfitctrldelay);
184*4882a593Smuzhiyun writel(1 << TPHY_WRDATA_TIME_SHIFT, &pctl->dfitphywrdata);
185*4882a593Smuzhiyun writel(0xf << TPHY_RDLAT_TIME_SHIFT, &pctl->dfitphyrdlat);
186*4882a593Smuzhiyun writel(2 << TDRAM_CLK_DIS_TIME_SHIFT, &pctl->dfitdramclkdis);
187*4882a593Smuzhiyun writel(2 << TDRAM_CLK_EN_TIME_SHIFT, &pctl->dfitdramclken);
188*4882a593Smuzhiyun writel(1, &pctl->dfitphyupdtype0);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* cs0 and cs1 write odt enable */
191*4882a593Smuzhiyun writel((RANK0_ODT_WRITE_SEL | RANK1_ODT_WRITE_SEL),
192*4882a593Smuzhiyun &pctl->dfiodtcfg);
193*4882a593Smuzhiyun /* odt write length */
194*4882a593Smuzhiyun writel(7 << ODT_LEN_BL8_W_SHIFT, &pctl->dfiodtcfg1);
195*4882a593Smuzhiyun /* phyupd and ctrlupd disabled */
196*4882a593Smuzhiyun writel(0, &pctl->dfiupdcfg);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
ddr_set_enable(struct rk3288_grf * grf,uint channel,bool enable)199*4882a593Smuzhiyun static void ddr_set_enable(struct rk3288_grf *grf, uint channel, bool enable)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun uint val = 0;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (enable) {
204*4882a593Smuzhiyun val = 1 << (channel ? DDR1_16BIT_EN_SHIFT :
205*4882a593Smuzhiyun DDR0_16BIT_EN_SHIFT);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con0,
208*4882a593Smuzhiyun 1 << (channel ? DDR1_16BIT_EN_SHIFT : DDR0_16BIT_EN_SHIFT),
209*4882a593Smuzhiyun val);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
ddr_set_ddr3_mode(struct rk3288_grf * grf,uint channel,bool ddr3_mode)212*4882a593Smuzhiyun static void ddr_set_ddr3_mode(struct rk3288_grf *grf, uint channel,
213*4882a593Smuzhiyun bool ddr3_mode)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun uint mask, val;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun mask = 1 << (channel ? MSCH1_MAINDDR3_SHIFT : MSCH0_MAINDDR3_SHIFT);
218*4882a593Smuzhiyun val = ddr3_mode << (channel ? MSCH1_MAINDDR3_SHIFT :
219*4882a593Smuzhiyun MSCH0_MAINDDR3_SHIFT);
220*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con0, mask, val);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
ddr_set_en_bst_odt(struct rk3288_grf * grf,uint channel,bool enable,bool enable_bst,bool enable_odt)223*4882a593Smuzhiyun static void ddr_set_en_bst_odt(struct rk3288_grf *grf, uint channel,
224*4882a593Smuzhiyun bool enable, bool enable_bst, bool enable_odt)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun uint mask;
227*4882a593Smuzhiyun bool disable_bst = !enable_bst;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun mask = channel ?
230*4882a593Smuzhiyun (1 << LPDDR3_EN1_SHIFT | 1 << UPCTL1_BST_DIABLE_SHIFT |
231*4882a593Smuzhiyun 1 << UPCTL1_LPDDR3_ODT_EN_SHIFT) :
232*4882a593Smuzhiyun (1 << LPDDR3_EN0_SHIFT | 1 << UPCTL0_BST_DIABLE_SHIFT |
233*4882a593Smuzhiyun 1 << UPCTL0_LPDDR3_ODT_EN_SHIFT);
234*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con2, mask,
235*4882a593Smuzhiyun enable << (channel ? LPDDR3_EN1_SHIFT : LPDDR3_EN0_SHIFT) |
236*4882a593Smuzhiyun disable_bst << (channel ? UPCTL1_BST_DIABLE_SHIFT :
237*4882a593Smuzhiyun UPCTL0_BST_DIABLE_SHIFT) |
238*4882a593Smuzhiyun enable_odt << (channel ? UPCTL1_LPDDR3_ODT_EN_SHIFT :
239*4882a593Smuzhiyun UPCTL0_LPDDR3_ODT_EN_SHIFT));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
pctl_cfg(int channel,struct rk3288_ddr_pctl * pctl,struct rk3288_sdram_params * sdram_params,struct rk3288_grf * grf)242*4882a593Smuzhiyun static void pctl_cfg(int channel, struct rk3288_ddr_pctl *pctl,
243*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params,
244*4882a593Smuzhiyun struct rk3288_grf *grf)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun unsigned int burstlen;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun burstlen = (sdram_params->base.noc_timing >> 18) & 0x7;
249*4882a593Smuzhiyun copy_to_reg(&pctl->togcnt1u, &sdram_params->pctl_timing.togcnt1u,
250*4882a593Smuzhiyun sizeof(sdram_params->pctl_timing));
251*4882a593Smuzhiyun switch (sdram_params->base.dramtype) {
252*4882a593Smuzhiyun case LPDDR3:
253*4882a593Smuzhiyun writel(sdram_params->pctl_timing.tcl - 1,
254*4882a593Smuzhiyun &pctl->dfitrddataen);
255*4882a593Smuzhiyun writel(sdram_params->pctl_timing.tcwl,
256*4882a593Smuzhiyun &pctl->dfitphywrlat);
257*4882a593Smuzhiyun burstlen >>= 1;
258*4882a593Smuzhiyun writel(LPDDR2_S4 | 0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT |
259*4882a593Smuzhiyun LPDDR2_EN | burstlen << BURSTLENGTH_SHIFT |
260*4882a593Smuzhiyun (6 - 4) << TFAW_SHIFT | PD_EXIT_FAST |
261*4882a593Smuzhiyun 1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
262*4882a593Smuzhiyun &pctl->mcfg);
263*4882a593Smuzhiyun ddr_set_ddr3_mode(grf, channel, false);
264*4882a593Smuzhiyun ddr_set_enable(grf, channel, true);
265*4882a593Smuzhiyun ddr_set_en_bst_odt(grf, channel, true, false,
266*4882a593Smuzhiyun sdram_params->base.odt);
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun case DDR3:
269*4882a593Smuzhiyun if (sdram_params->phy_timing.mr[1] & DDR3_DLL_DISABLE) {
270*4882a593Smuzhiyun writel(sdram_params->pctl_timing.tcl - 3,
271*4882a593Smuzhiyun &pctl->dfitrddataen);
272*4882a593Smuzhiyun } else {
273*4882a593Smuzhiyun writel(sdram_params->pctl_timing.tcl - 2,
274*4882a593Smuzhiyun &pctl->dfitrddataen);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun writel(sdram_params->pctl_timing.tcwl - 1,
277*4882a593Smuzhiyun &pctl->dfitphywrlat);
278*4882a593Smuzhiyun writel(0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT | DDR3_EN |
279*4882a593Smuzhiyun DDR2_DDR3_BL_8 | (6 - 4) << TFAW_SHIFT | PD_EXIT_SLOW |
280*4882a593Smuzhiyun 1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
281*4882a593Smuzhiyun &pctl->mcfg);
282*4882a593Smuzhiyun ddr_set_ddr3_mode(grf, channel, true);
283*4882a593Smuzhiyun ddr_set_enable(grf, channel, true);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ddr_set_en_bst_odt(grf, channel, false, true, false);
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun setbits_le32(&pctl->scfg, 1);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
phy_cfg(const struct chan_info * chan,int channel,struct rk3288_sdram_params * sdram_params)292*4882a593Smuzhiyun static void phy_cfg(const struct chan_info *chan, int channel,
293*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
296*4882a593Smuzhiyun struct rk3288_msch *msch = chan->msch;
297*4882a593Smuzhiyun uint ddr_freq_mhz = sdram_params->base.ddr_freq / 1000000;
298*4882a593Smuzhiyun u32 dinit2, tmp;
299*4882a593Smuzhiyun int i;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun dinit2 = DIV_ROUND_UP(ddr_freq_mhz * 200000, 1000);
302*4882a593Smuzhiyun /* DDR PHY Timing */
303*4882a593Smuzhiyun copy_to_reg(&publ->dtpr[0], &sdram_params->phy_timing.dtpr0,
304*4882a593Smuzhiyun sizeof(sdram_params->phy_timing));
305*4882a593Smuzhiyun writel(sdram_params->base.noc_timing, &msch->ddrtiming);
306*4882a593Smuzhiyun writel(0x3f, &msch->readlatency);
307*4882a593Smuzhiyun writel(sdram_params->base.noc_activate, &msch->activate);
308*4882a593Smuzhiyun writel(2 << BUSWRTORD_SHIFT | 2 << BUSRDTOWR_SHIFT |
309*4882a593Smuzhiyun 1 << BUSRDTORD_SHIFT, &msch->devtodev);
310*4882a593Smuzhiyun writel(DIV_ROUND_UP(ddr_freq_mhz * 5120, 1000) << PRT_DLLLOCK_SHIFT |
311*4882a593Smuzhiyun DIV_ROUND_UP(ddr_freq_mhz * 50, 1000) << PRT_DLLSRST_SHIFT |
312*4882a593Smuzhiyun 8 << PRT_ITMSRST_SHIFT, &publ->ptr[0]);
313*4882a593Smuzhiyun writel(DIV_ROUND_UP(ddr_freq_mhz * 500000, 1000) << PRT_DINIT0_SHIFT |
314*4882a593Smuzhiyun DIV_ROUND_UP(ddr_freq_mhz * 400, 1000) << PRT_DINIT1_SHIFT,
315*4882a593Smuzhiyun &publ->ptr[1]);
316*4882a593Smuzhiyun writel(min(dinit2, 0x1ffffU) << PRT_DINIT2_SHIFT |
317*4882a593Smuzhiyun DIV_ROUND_UP(ddr_freq_mhz * 1000, 1000) << PRT_DINIT3_SHIFT,
318*4882a593Smuzhiyun &publ->ptr[2]);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun switch (sdram_params->base.dramtype) {
321*4882a593Smuzhiyun case LPDDR3:
322*4882a593Smuzhiyun clrsetbits_le32(&publ->pgcr, 0x1F,
323*4882a593Smuzhiyun 0 << PGCR_DFTLMT_SHIFT |
324*4882a593Smuzhiyun 0 << PGCR_DFTCMP_SHIFT |
325*4882a593Smuzhiyun 1 << PGCR_DQSCFG_SHIFT |
326*4882a593Smuzhiyun 0 << PGCR_ITMDMD_SHIFT);
327*4882a593Smuzhiyun /* DDRMODE select LPDDR3 */
328*4882a593Smuzhiyun clrsetbits_le32(&publ->dcr, DDRMD_MASK << DDRMD_SHIFT,
329*4882a593Smuzhiyun DDRMD_LPDDR2_LPDDR3 << DDRMD_SHIFT);
330*4882a593Smuzhiyun clrsetbits_le32(&publ->dxccr,
331*4882a593Smuzhiyun DQSNRES_MASK << DQSNRES_SHIFT |
332*4882a593Smuzhiyun DQSRES_MASK << DQSRES_SHIFT,
333*4882a593Smuzhiyun 4 << DQSRES_SHIFT | 0xc << DQSNRES_SHIFT);
334*4882a593Smuzhiyun tmp = readl(&publ->dtpr[1]);
335*4882a593Smuzhiyun tmp = ((tmp >> TDQSCKMAX_SHIFT) & TDQSCKMAX_MASK) -
336*4882a593Smuzhiyun ((tmp >> TDQSCK_SHIFT) & TDQSCK_MASK);
337*4882a593Smuzhiyun clrsetbits_le32(&publ->dsgcr,
338*4882a593Smuzhiyun DQSGE_MASK << DQSGE_SHIFT |
339*4882a593Smuzhiyun DQSGX_MASK << DQSGX_SHIFT,
340*4882a593Smuzhiyun tmp << DQSGE_SHIFT | tmp << DQSGX_SHIFT);
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case DDR3:
343*4882a593Smuzhiyun clrbits_le32(&publ->pgcr, 0x1f);
344*4882a593Smuzhiyun clrsetbits_le32(&publ->dcr, DDRMD_MASK << DDRMD_SHIFT,
345*4882a593Smuzhiyun DDRMD_DDR3 << DDRMD_SHIFT);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun if (sdram_params->base.odt) {
349*4882a593Smuzhiyun /*dynamic RTT enable */
350*4882a593Smuzhiyun for (i = 0; i < 4; i++)
351*4882a593Smuzhiyun setbits_le32(&publ->datx8[i].dxgcr, DQSRTT | DQRTT);
352*4882a593Smuzhiyun } else {
353*4882a593Smuzhiyun /*dynamic RTT disable */
354*4882a593Smuzhiyun for (i = 0; i < 4; i++)
355*4882a593Smuzhiyun clrbits_le32(&publ->datx8[i].dxgcr, DQSRTT | DQRTT);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
phy_init(struct rk3288_ddr_publ * publ)359*4882a593Smuzhiyun static void phy_init(struct rk3288_ddr_publ *publ)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun setbits_le32(&publ->pir, PIR_INIT | PIR_DLLSRST
362*4882a593Smuzhiyun | PIR_DLLLOCK | PIR_ZCAL | PIR_ITMSRST | PIR_CLRSR);
363*4882a593Smuzhiyun udelay(1);
364*4882a593Smuzhiyun while ((readl(&publ->pgsr) &
365*4882a593Smuzhiyun (PGSR_IDONE | PGSR_DLDONE | PGSR_ZCDONE)) !=
366*4882a593Smuzhiyun (PGSR_IDONE | PGSR_DLDONE | PGSR_ZCDONE))
367*4882a593Smuzhiyun ;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
send_command(struct rk3288_ddr_pctl * pctl,u32 rank,u32 cmd,u32 arg)370*4882a593Smuzhiyun static void send_command(struct rk3288_ddr_pctl *pctl, u32 rank,
371*4882a593Smuzhiyun u32 cmd, u32 arg)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun writel((START_CMD | (rank << 20) | arg | cmd), &pctl->mcmd);
374*4882a593Smuzhiyun udelay(1);
375*4882a593Smuzhiyun while (readl(&pctl->mcmd) & START_CMD)
376*4882a593Smuzhiyun ;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
send_command_op(struct rk3288_ddr_pctl * pctl,u32 rank,u32 cmd,u32 ma,u32 op)379*4882a593Smuzhiyun static inline void send_command_op(struct rk3288_ddr_pctl *pctl,
380*4882a593Smuzhiyun u32 rank, u32 cmd, u32 ma, u32 op)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun send_command(pctl, rank, cmd, (ma & LPDDR2_MA_MASK) << LPDDR2_MA_SHIFT |
383*4882a593Smuzhiyun (op & LPDDR2_OP_MASK) << LPDDR2_OP_SHIFT);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
memory_init(struct rk3288_ddr_publ * publ,u32 dramtype)386*4882a593Smuzhiyun static void memory_init(struct rk3288_ddr_publ *publ,
387*4882a593Smuzhiyun u32 dramtype)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun setbits_le32(&publ->pir,
390*4882a593Smuzhiyun (PIR_INIT | PIR_DRAMINIT | PIR_LOCKBYP
391*4882a593Smuzhiyun | PIR_ZCALBYP | PIR_CLRSR | PIR_ICPC
392*4882a593Smuzhiyun | (dramtype == DDR3 ? PIR_DRAMRST : 0)));
393*4882a593Smuzhiyun udelay(1);
394*4882a593Smuzhiyun while ((readl(&publ->pgsr) & (PGSR_IDONE | PGSR_DLDONE))
395*4882a593Smuzhiyun != (PGSR_IDONE | PGSR_DLDONE))
396*4882a593Smuzhiyun ;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
move_to_config_state(struct rk3288_ddr_publ * publ,struct rk3288_ddr_pctl * pctl)399*4882a593Smuzhiyun static void move_to_config_state(struct rk3288_ddr_publ *publ,
400*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun unsigned int state;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun while (1) {
405*4882a593Smuzhiyun state = readl(&pctl->stat) & PCTL_STAT_MSK;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun switch (state) {
408*4882a593Smuzhiyun case LOW_POWER:
409*4882a593Smuzhiyun writel(WAKEUP_STATE, &pctl->sctl);
410*4882a593Smuzhiyun while ((readl(&pctl->stat) & PCTL_STAT_MSK)
411*4882a593Smuzhiyun != ACCESS)
412*4882a593Smuzhiyun ;
413*4882a593Smuzhiyun /* wait DLL lock */
414*4882a593Smuzhiyun while ((readl(&publ->pgsr) & PGSR_DLDONE)
415*4882a593Smuzhiyun != PGSR_DLDONE)
416*4882a593Smuzhiyun ;
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * if at low power state,need wakeup first,
419*4882a593Smuzhiyun * and then enter the config
420*4882a593Smuzhiyun * so here no break.
421*4882a593Smuzhiyun */
422*4882a593Smuzhiyun case ACCESS:
423*4882a593Smuzhiyun /* no break */
424*4882a593Smuzhiyun case INIT_MEM:
425*4882a593Smuzhiyun writel(CFG_STATE, &pctl->sctl);
426*4882a593Smuzhiyun while ((readl(&pctl->stat) & PCTL_STAT_MSK) != CONFIG)
427*4882a593Smuzhiyun ;
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun case CONFIG:
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun default:
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
set_bandwidth_ratio(const struct chan_info * chan,int channel,u32 n,struct rk3288_grf * grf)437*4882a593Smuzhiyun static void set_bandwidth_ratio(const struct chan_info *chan, int channel,
438*4882a593Smuzhiyun u32 n, struct rk3288_grf *grf)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl = chan->pctl;
441*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
442*4882a593Smuzhiyun struct rk3288_msch *msch = chan->msch;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (n == 1) {
445*4882a593Smuzhiyun setbits_le32(&pctl->ppcfg, 1);
446*4882a593Smuzhiyun rk_setreg(&grf->soc_con0, 1 << (8 + channel));
447*4882a593Smuzhiyun setbits_le32(&msch->ddrtiming, 1 << 31);
448*4882a593Smuzhiyun /* Data Byte disable*/
449*4882a593Smuzhiyun clrbits_le32(&publ->datx8[2].dxgcr, 1);
450*4882a593Smuzhiyun clrbits_le32(&publ->datx8[3].dxgcr, 1);
451*4882a593Smuzhiyun /* disable DLL */
452*4882a593Smuzhiyun setbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLDIS);
453*4882a593Smuzhiyun setbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLDIS);
454*4882a593Smuzhiyun } else {
455*4882a593Smuzhiyun clrbits_le32(&pctl->ppcfg, 1);
456*4882a593Smuzhiyun rk_clrreg(&grf->soc_con0, 1 << (8 + channel));
457*4882a593Smuzhiyun clrbits_le32(&msch->ddrtiming, 1 << 31);
458*4882a593Smuzhiyun /* Data Byte enable*/
459*4882a593Smuzhiyun setbits_le32(&publ->datx8[2].dxgcr, 1);
460*4882a593Smuzhiyun setbits_le32(&publ->datx8[3].dxgcr, 1);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* enable DLL */
463*4882a593Smuzhiyun clrbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLDIS);
464*4882a593Smuzhiyun clrbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLDIS);
465*4882a593Smuzhiyun /* reset DLL */
466*4882a593Smuzhiyun clrbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLSRST);
467*4882a593Smuzhiyun clrbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLSRST);
468*4882a593Smuzhiyun udelay(10);
469*4882a593Smuzhiyun setbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLSRST);
470*4882a593Smuzhiyun setbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLSRST);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun setbits_le32(&pctl->dfistcfg0, 1 << 2);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
data_training(const struct chan_info * chan,int channel,struct rk3288_sdram_params * sdram_params)475*4882a593Smuzhiyun static int data_training(const struct chan_info *chan, int channel,
476*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun unsigned int j;
479*4882a593Smuzhiyun int ret = 0;
480*4882a593Smuzhiyun u32 rank;
481*4882a593Smuzhiyun int i;
482*4882a593Smuzhiyun u32 step[2] = { PIR_QSTRN, PIR_RVTRN };
483*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
484*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl = chan->pctl;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* disable auto refresh */
487*4882a593Smuzhiyun writel(0, &pctl->trefi);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (sdram_params->base.dramtype != LPDDR3)
490*4882a593Smuzhiyun setbits_le32(&publ->pgcr, 1 << PGCR_DQSCFG_SHIFT);
491*4882a593Smuzhiyun rank = sdram_params->ch[channel].rank | 1;
492*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(step); j++) {
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun * trigger QSTRN and RVTRN
495*4882a593Smuzhiyun * clear DTDONE status
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun setbits_le32(&publ->pir, PIR_CLRSR);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* trigger DTT */
500*4882a593Smuzhiyun setbits_le32(&publ->pir,
501*4882a593Smuzhiyun PIR_INIT | step[j] | PIR_LOCKBYP | PIR_ZCALBYP |
502*4882a593Smuzhiyun PIR_CLRSR);
503*4882a593Smuzhiyun udelay(1);
504*4882a593Smuzhiyun /* wait echo byte DTDONE */
505*4882a593Smuzhiyun while ((readl(&publ->datx8[0].dxgsr[0]) & rank)
506*4882a593Smuzhiyun != rank)
507*4882a593Smuzhiyun ;
508*4882a593Smuzhiyun while ((readl(&publ->datx8[1].dxgsr[0]) & rank)
509*4882a593Smuzhiyun != rank)
510*4882a593Smuzhiyun ;
511*4882a593Smuzhiyun if (!(readl(&pctl->ppcfg) & 1)) {
512*4882a593Smuzhiyun while ((readl(&publ->datx8[2].dxgsr[0])
513*4882a593Smuzhiyun & rank) != rank)
514*4882a593Smuzhiyun ;
515*4882a593Smuzhiyun while ((readl(&publ->datx8[3].dxgsr[0])
516*4882a593Smuzhiyun & rank) != rank)
517*4882a593Smuzhiyun ;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun if (readl(&publ->pgsr) &
520*4882a593Smuzhiyun (PGSR_DTERR | PGSR_RVERR | PGSR_RVEIRR)) {
521*4882a593Smuzhiyun ret = -1;
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun /* send some auto refresh to complement the lost while DTT */
526*4882a593Smuzhiyun for (i = 0; i < (rank > 1 ? 8 : 4); i++)
527*4882a593Smuzhiyun send_command(pctl, rank, REF_CMD, 0);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (sdram_params->base.dramtype != LPDDR3)
530*4882a593Smuzhiyun clrbits_le32(&publ->pgcr, 1 << PGCR_DQSCFG_SHIFT);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* resume auto refresh */
533*4882a593Smuzhiyun writel(sdram_params->pctl_timing.trefi, &pctl->trefi);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return ret;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
move_to_access_state(const struct chan_info * chan)538*4882a593Smuzhiyun static void move_to_access_state(const struct chan_info *chan)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
541*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl = chan->pctl;
542*4882a593Smuzhiyun unsigned int state;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun while (1) {
545*4882a593Smuzhiyun state = readl(&pctl->stat) & PCTL_STAT_MSK;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun switch (state) {
548*4882a593Smuzhiyun case LOW_POWER:
549*4882a593Smuzhiyun if (((readl(&pctl->stat) >> LP_TRIG_SHIFT) &
550*4882a593Smuzhiyun LP_TRIG_MASK) == 1)
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun writel(WAKEUP_STATE, &pctl->sctl);
554*4882a593Smuzhiyun while ((readl(&pctl->stat) & PCTL_STAT_MSK) != ACCESS)
555*4882a593Smuzhiyun ;
556*4882a593Smuzhiyun /* wait DLL lock */
557*4882a593Smuzhiyun while ((readl(&publ->pgsr) & PGSR_DLDONE)
558*4882a593Smuzhiyun != PGSR_DLDONE)
559*4882a593Smuzhiyun ;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case INIT_MEM:
562*4882a593Smuzhiyun writel(CFG_STATE, &pctl->sctl);
563*4882a593Smuzhiyun while ((readl(&pctl->stat) & PCTL_STAT_MSK) != CONFIG)
564*4882a593Smuzhiyun ;
565*4882a593Smuzhiyun case CONFIG:
566*4882a593Smuzhiyun writel(GO_STATE, &pctl->sctl);
567*4882a593Smuzhiyun while ((readl(&pctl->stat) & PCTL_STAT_MSK) == CONFIG)
568*4882a593Smuzhiyun ;
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case ACCESS:
571*4882a593Smuzhiyun return;
572*4882a593Smuzhiyun default:
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
dram_cfg_rbc(const struct chan_info * chan,u32 chnum,struct rk3288_sdram_params * sdram_params)578*4882a593Smuzhiyun static void dram_cfg_rbc(const struct chan_info *chan, u32 chnum,
579*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (sdram_params->ch[chnum].bk == 3)
584*4882a593Smuzhiyun clrsetbits_le32(&publ->dcr, PDQ_MASK << PDQ_SHIFT,
585*4882a593Smuzhiyun 1 << PDQ_SHIFT);
586*4882a593Smuzhiyun else
587*4882a593Smuzhiyun clrbits_le32(&publ->dcr, PDQ_MASK << PDQ_SHIFT);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun writel(sdram_params->base.ddrconfig, &chan->msch->ddrconf);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
dram_all_config(const struct dram_info * dram,struct rk3288_sdram_params * sdram_params)592*4882a593Smuzhiyun static void dram_all_config(const struct dram_info *dram,
593*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun unsigned int chan;
596*4882a593Smuzhiyun u32 sys_reg = 0;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun sys_reg |= sdram_params->base.dramtype << SYS_REG_DDRTYPE_SHIFT;
599*4882a593Smuzhiyun sys_reg |= (sdram_params->num_channels - 1) << SYS_REG_NUM_CH_SHIFT;
600*4882a593Smuzhiyun for (chan = 0; chan < sdram_params->num_channels; chan++) {
601*4882a593Smuzhiyun const struct rk3288_sdram_channel *info =
602*4882a593Smuzhiyun &sdram_params->ch[chan];
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun sys_reg |= info->row_3_4 << SYS_REG_ROW_3_4_SHIFT(chan);
605*4882a593Smuzhiyun sys_reg |= 1 << SYS_REG_CHINFO_SHIFT(chan);
606*4882a593Smuzhiyun sys_reg |= (info->rank - 1) << SYS_REG_RANK_SHIFT(chan);
607*4882a593Smuzhiyun sys_reg |= (info->col - 9) << SYS_REG_COL_SHIFT(chan);
608*4882a593Smuzhiyun sys_reg |= info->bk == 3 ? 0 : 1 << SYS_REG_BK_SHIFT(chan);
609*4882a593Smuzhiyun sys_reg |= (info->cs0_row - 13) << SYS_REG_CS0_ROW_SHIFT(chan);
610*4882a593Smuzhiyun sys_reg |= (info->cs1_row - 13) << SYS_REG_CS1_ROW_SHIFT(chan);
611*4882a593Smuzhiyun sys_reg |= (2 >> info->bw) << SYS_REG_BW_SHIFT(chan);
612*4882a593Smuzhiyun sys_reg |= (2 >> info->dbw) << SYS_REG_DBW_SHIFT(chan);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun dram_cfg_rbc(&dram->chan[chan], chan, sdram_params);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun writel(sys_reg, &dram->pmu->sys_reg[2]);
617*4882a593Smuzhiyun rk_clrsetreg(&dram->sgrf->soc_con2, 0x1f, sdram_params->base.stride);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
sdram_rank_bw_detect(struct dram_info * dram,int channel,struct rk3288_sdram_params * sdram_params)620*4882a593Smuzhiyun static int sdram_rank_bw_detect(struct dram_info *dram, int channel,
621*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun int reg;
624*4882a593Smuzhiyun int need_trainig = 0;
625*4882a593Smuzhiyun const struct chan_info *chan = &dram->chan[channel];
626*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (data_training(chan, channel, sdram_params) < 0) {
629*4882a593Smuzhiyun reg = readl(&publ->datx8[0].dxgsr[0]);
630*4882a593Smuzhiyun /* Check the result for rank 0 */
631*4882a593Smuzhiyun if ((channel == 0) && (reg & DQS_GATE_TRAINING_ERROR_RANK0)) {
632*4882a593Smuzhiyun debug("data training fail!\n");
633*4882a593Smuzhiyun return -EIO;
634*4882a593Smuzhiyun } else if ((channel == 1) &&
635*4882a593Smuzhiyun (reg & DQS_GATE_TRAINING_ERROR_RANK0)) {
636*4882a593Smuzhiyun sdram_params->num_channels = 1;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Check the result for rank 1 */
640*4882a593Smuzhiyun if (reg & DQS_GATE_TRAINING_ERROR_RANK1) {
641*4882a593Smuzhiyun sdram_params->ch[channel].rank = 1;
642*4882a593Smuzhiyun clrsetbits_le32(&publ->pgcr, 0xF << 18,
643*4882a593Smuzhiyun sdram_params->ch[channel].rank << 18);
644*4882a593Smuzhiyun need_trainig = 1;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun reg = readl(&publ->datx8[2].dxgsr[0]);
647*4882a593Smuzhiyun if (reg & (1 << 4)) {
648*4882a593Smuzhiyun sdram_params->ch[channel].bw = 1;
649*4882a593Smuzhiyun set_bandwidth_ratio(chan, channel,
650*4882a593Smuzhiyun sdram_params->ch[channel].bw,
651*4882a593Smuzhiyun dram->grf);
652*4882a593Smuzhiyun need_trainig = 1;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun /* Assume the Die bit width are the same with the chip bit width */
656*4882a593Smuzhiyun sdram_params->ch[channel].dbw = sdram_params->ch[channel].bw;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (need_trainig &&
659*4882a593Smuzhiyun (data_training(chan, channel, sdram_params) < 0)) {
660*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3) {
661*4882a593Smuzhiyun ddr_phy_ctl_reset(dram->cru, channel, 1);
662*4882a593Smuzhiyun udelay(10);
663*4882a593Smuzhiyun ddr_phy_ctl_reset(dram->cru, channel, 0);
664*4882a593Smuzhiyun udelay(10);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun debug("2nd data training failed!");
667*4882a593Smuzhiyun return -EIO;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
sdram_col_row_detect(struct dram_info * dram,int channel,struct rk3288_sdram_params * sdram_params)673*4882a593Smuzhiyun static int sdram_col_row_detect(struct dram_info *dram, int channel,
674*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun int row, col;
677*4882a593Smuzhiyun unsigned int addr;
678*4882a593Smuzhiyun const struct chan_info *chan = &dram->chan[channel];
679*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl = chan->pctl;
680*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
681*4882a593Smuzhiyun int ret = 0;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* Detect col */
684*4882a593Smuzhiyun for (col = 11; col >= 9; col--) {
685*4882a593Smuzhiyun writel(0, CONFIG_SYS_SDRAM_BASE);
686*4882a593Smuzhiyun addr = CONFIG_SYS_SDRAM_BASE +
687*4882a593Smuzhiyun (1 << (col + sdram_params->ch[channel].bw - 1));
688*4882a593Smuzhiyun writel(TEST_PATTEN, addr);
689*4882a593Smuzhiyun if ((readl(addr) == TEST_PATTEN) &&
690*4882a593Smuzhiyun (readl(CONFIG_SYS_SDRAM_BASE) == 0))
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun if (col == 8) {
694*4882a593Smuzhiyun printf("Col detect error\n");
695*4882a593Smuzhiyun ret = -EINVAL;
696*4882a593Smuzhiyun goto out;
697*4882a593Smuzhiyun } else {
698*4882a593Smuzhiyun sdram_params->ch[channel].col = col;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun move_to_config_state(publ, pctl);
702*4882a593Smuzhiyun writel(4, &chan->msch->ddrconf);
703*4882a593Smuzhiyun move_to_access_state(chan);
704*4882a593Smuzhiyun /* Detect row*/
705*4882a593Smuzhiyun for (row = 16; row >= 12; row--) {
706*4882a593Smuzhiyun writel(0, CONFIG_SYS_SDRAM_BASE);
707*4882a593Smuzhiyun addr = CONFIG_SYS_SDRAM_BASE + (1 << (row + 15 - 1));
708*4882a593Smuzhiyun writel(TEST_PATTEN, addr);
709*4882a593Smuzhiyun if ((readl(addr) == TEST_PATTEN) &&
710*4882a593Smuzhiyun (readl(CONFIG_SYS_SDRAM_BASE) == 0))
711*4882a593Smuzhiyun break;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun if (row == 11) {
714*4882a593Smuzhiyun printf("Row detect error\n");
715*4882a593Smuzhiyun ret = -EINVAL;
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun sdram_params->ch[channel].cs1_row = row;
718*4882a593Smuzhiyun sdram_params->ch[channel].row_3_4 = 0;
719*4882a593Smuzhiyun debug("chn %d col %d, row %d\n", channel, col, row);
720*4882a593Smuzhiyun sdram_params->ch[channel].cs0_row = row;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun out:
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
sdram_get_niu_config(struct rk3288_sdram_params * sdram_params)727*4882a593Smuzhiyun static int sdram_get_niu_config(struct rk3288_sdram_params *sdram_params)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun int i, tmp, size, ret = 0;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun tmp = sdram_params->ch[0].col - 9;
732*4882a593Smuzhiyun tmp -= (sdram_params->ch[0].bw == 2) ? 0 : 1;
733*4882a593Smuzhiyun tmp |= ((sdram_params->ch[0].cs0_row - 12) << 4);
734*4882a593Smuzhiyun size = sizeof(ddrconf_table)/sizeof(ddrconf_table[0]);
735*4882a593Smuzhiyun for (i = 0; i < size; i++)
736*4882a593Smuzhiyun if (tmp == ddrconf_table[i])
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun if (i >= size) {
739*4882a593Smuzhiyun printf("niu config not found\n");
740*4882a593Smuzhiyun ret = -EINVAL;
741*4882a593Smuzhiyun } else {
742*4882a593Smuzhiyun sdram_params->base.ddrconfig = i;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return ret;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
sdram_get_stride(struct rk3288_sdram_params * sdram_params)748*4882a593Smuzhiyun static int sdram_get_stride(struct rk3288_sdram_params *sdram_params)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun int stride = -1;
751*4882a593Smuzhiyun int ret = 0;
752*4882a593Smuzhiyun long cap = sdram_params->num_channels * (1u <<
753*4882a593Smuzhiyun (sdram_params->ch[0].cs0_row +
754*4882a593Smuzhiyun sdram_params->ch[0].col +
755*4882a593Smuzhiyun (sdram_params->ch[0].rank - 1) +
756*4882a593Smuzhiyun sdram_params->ch[0].bw +
757*4882a593Smuzhiyun 3 - 20));
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun switch (cap) {
760*4882a593Smuzhiyun case 512:
761*4882a593Smuzhiyun stride = 0;
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun case 1024:
764*4882a593Smuzhiyun stride = 5;
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun case 2048:
767*4882a593Smuzhiyun stride = 9;
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun case 4096:
770*4882a593Smuzhiyun stride = 0xd;
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun default:
773*4882a593Smuzhiyun stride = -1;
774*4882a593Smuzhiyun printf("could not find correct stride, cap error!\n");
775*4882a593Smuzhiyun ret = -EINVAL;
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun sdram_params->base.stride = stride;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return ret;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
sdram_init(struct dram_info * dram,struct rk3288_sdram_params * sdram_params)783*4882a593Smuzhiyun static int sdram_init(struct dram_info *dram,
784*4882a593Smuzhiyun struct rk3288_sdram_params *sdram_params)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun int channel;
787*4882a593Smuzhiyun int zqcr;
788*4882a593Smuzhiyun int ret;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun debug("%s start\n", __func__);
791*4882a593Smuzhiyun if ((sdram_params->base.dramtype == DDR3 &&
792*4882a593Smuzhiyun sdram_params->base.ddr_freq > 800000000) ||
793*4882a593Smuzhiyun (sdram_params->base.dramtype == LPDDR3 &&
794*4882a593Smuzhiyun sdram_params->base.ddr_freq > 533000000)) {
795*4882a593Smuzhiyun debug("SDRAM frequency is too high!");
796*4882a593Smuzhiyun return -E2BIG;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun debug("ddr clk dpll\n");
800*4882a593Smuzhiyun ret = clk_set_rate(&dram->ddr_clk, sdram_params->base.ddr_freq);
801*4882a593Smuzhiyun debug("ret=%d\n", ret);
802*4882a593Smuzhiyun if (ret) {
803*4882a593Smuzhiyun debug("Could not set DDR clock\n");
804*4882a593Smuzhiyun return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun for (channel = 0; channel < 2; channel++) {
808*4882a593Smuzhiyun const struct chan_info *chan = &dram->chan[channel];
809*4882a593Smuzhiyun struct rk3288_ddr_pctl *pctl = chan->pctl;
810*4882a593Smuzhiyun struct rk3288_ddr_publ *publ = chan->publ;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* map all the 4GB space to the current channel */
813*4882a593Smuzhiyun if (channel)
814*4882a593Smuzhiyun rk_clrsetreg(&dram->sgrf->soc_con2, 0x1f, 0x17);
815*4882a593Smuzhiyun else
816*4882a593Smuzhiyun rk_clrsetreg(&dram->sgrf->soc_con2, 0x1f, 0x1a);
817*4882a593Smuzhiyun phy_pctrl_reset(dram->cru, publ, channel);
818*4882a593Smuzhiyun phy_dll_bypass_set(publ, sdram_params->base.ddr_freq);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun dfi_cfg(pctl, sdram_params->base.dramtype);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun pctl_cfg(channel, pctl, sdram_params, dram->grf);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun phy_cfg(chan, channel, sdram_params);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun phy_init(publ);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun writel(POWER_UP_START, &pctl->powctl);
829*4882a593Smuzhiyun while (!(readl(&pctl->powstat) & POWER_UP_DONE))
830*4882a593Smuzhiyun ;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun memory_init(publ, sdram_params->base.dramtype);
833*4882a593Smuzhiyun move_to_config_state(publ, pctl);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3) {
836*4882a593Smuzhiyun send_command(pctl, 3, DESELECT_CMD, 0);
837*4882a593Smuzhiyun udelay(1);
838*4882a593Smuzhiyun send_command(pctl, 3, PREA_CMD, 0);
839*4882a593Smuzhiyun udelay(1);
840*4882a593Smuzhiyun send_command_op(pctl, 3, MRS_CMD, 63, 0xfc);
841*4882a593Smuzhiyun udelay(1);
842*4882a593Smuzhiyun send_command_op(pctl, 3, MRS_CMD, 1,
843*4882a593Smuzhiyun sdram_params->phy_timing.mr[1]);
844*4882a593Smuzhiyun udelay(1);
845*4882a593Smuzhiyun send_command_op(pctl, 3, MRS_CMD, 2,
846*4882a593Smuzhiyun sdram_params->phy_timing.mr[2]);
847*4882a593Smuzhiyun udelay(1);
848*4882a593Smuzhiyun send_command_op(pctl, 3, MRS_CMD, 3,
849*4882a593Smuzhiyun sdram_params->phy_timing.mr[3]);
850*4882a593Smuzhiyun udelay(1);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Using 32bit bus width for detect */
854*4882a593Smuzhiyun sdram_params->ch[channel].bw = 2;
855*4882a593Smuzhiyun set_bandwidth_ratio(chan, channel,
856*4882a593Smuzhiyun sdram_params->ch[channel].bw, dram->grf);
857*4882a593Smuzhiyun /*
858*4882a593Smuzhiyun * set cs, using n=3 for detect
859*4882a593Smuzhiyun * CS0, n=1
860*4882a593Smuzhiyun * CS1, n=2
861*4882a593Smuzhiyun * CS0 & CS1, n = 3
862*4882a593Smuzhiyun */
863*4882a593Smuzhiyun sdram_params->ch[channel].rank = 2,
864*4882a593Smuzhiyun clrsetbits_le32(&publ->pgcr, 0xF << 18,
865*4882a593Smuzhiyun (sdram_params->ch[channel].rank | 1) << 18);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* DS=40ohm,ODT=155ohm */
868*4882a593Smuzhiyun zqcr = 1 << ZDEN_SHIFT | 2 << PU_ONDIE_SHIFT |
869*4882a593Smuzhiyun 2 << PD_ONDIE_SHIFT | 0x19 << PU_OUTPUT_SHIFT |
870*4882a593Smuzhiyun 0x19 << PD_OUTPUT_SHIFT;
871*4882a593Smuzhiyun writel(zqcr, &publ->zq1cr[0]);
872*4882a593Smuzhiyun writel(zqcr, &publ->zq0cr[0]);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3) {
875*4882a593Smuzhiyun /* LPDDR2/LPDDR3 need to wait DAI complete, max 10us */
876*4882a593Smuzhiyun udelay(10);
877*4882a593Smuzhiyun send_command_op(pctl,
878*4882a593Smuzhiyun sdram_params->ch[channel].rank | 1,
879*4882a593Smuzhiyun MRS_CMD, 11,
880*4882a593Smuzhiyun sdram_params->base.odt ? 3 : 0);
881*4882a593Smuzhiyun if (channel == 0) {
882*4882a593Smuzhiyun writel(0, &pctl->mrrcfg0);
883*4882a593Smuzhiyun send_command_op(pctl, 1, MRR_CMD, 8, 0);
884*4882a593Smuzhiyun /* S8 */
885*4882a593Smuzhiyun if ((readl(&pctl->mrrstat0) & 0x3) != 3) {
886*4882a593Smuzhiyun debug("failed!");
887*4882a593Smuzhiyun return -EREMOTEIO;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Detect the rank and bit-width with data-training */
893*4882a593Smuzhiyun sdram_rank_bw_detect(dram, channel, sdram_params);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3) {
896*4882a593Smuzhiyun u32 i;
897*4882a593Smuzhiyun writel(0, &pctl->mrrcfg0);
898*4882a593Smuzhiyun for (i = 0; i < 17; i++)
899*4882a593Smuzhiyun send_command_op(pctl, 1, MRR_CMD, i, 0);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun writel(15, &chan->msch->ddrconf);
902*4882a593Smuzhiyun move_to_access_state(chan);
903*4882a593Smuzhiyun /* DDR3 and LPDDR3 are always 8 bank, no need detect */
904*4882a593Smuzhiyun sdram_params->ch[channel].bk = 3;
905*4882a593Smuzhiyun /* Detect Col and Row number*/
906*4882a593Smuzhiyun ret = sdram_col_row_detect(dram, channel, sdram_params);
907*4882a593Smuzhiyun if (ret)
908*4882a593Smuzhiyun goto error;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun /* Find NIU DDR configuration */
911*4882a593Smuzhiyun ret = sdram_get_niu_config(sdram_params);
912*4882a593Smuzhiyun if (ret)
913*4882a593Smuzhiyun goto error;
914*4882a593Smuzhiyun /* Find stride setting */
915*4882a593Smuzhiyun ret = sdram_get_stride(sdram_params);
916*4882a593Smuzhiyun if (ret)
917*4882a593Smuzhiyun goto error;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun dram_all_config(dram, sdram_params);
920*4882a593Smuzhiyun debug("%s done\n", __func__);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return 0;
923*4882a593Smuzhiyun error:
924*4882a593Smuzhiyun printf("DRAM init failed!\n");
925*4882a593Smuzhiyun hang();
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun # ifdef CONFIG_ROCKCHIP_FAST_SPL
veyron_init(struct dram_info * priv)929*4882a593Smuzhiyun static int veyron_init(struct dram_info *priv)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct udevice *pmic;
932*4882a593Smuzhiyun int ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun ret = uclass_first_device_err(UCLASS_PMIC, &pmic);
935*4882a593Smuzhiyun if (ret)
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* Slowly raise to max CPU voltage to prevent overshoot */
939*4882a593Smuzhiyun ret = rk8xx_spl_configure_buck(pmic, 1, 1200000);
940*4882a593Smuzhiyun if (ret)
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun udelay(175);/* Must wait for voltage to stabilize, 2mV/us */
943*4882a593Smuzhiyun ret = rk8xx_spl_configure_buck(pmic, 1, 1400000);
944*4882a593Smuzhiyun if (ret)
945*4882a593Smuzhiyun return ret;
946*4882a593Smuzhiyun udelay(100);/* Must wait for voltage to stabilize, 2mV/us */
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun rk3288_clk_configure_cpu(priv->cru, priv->grf);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun # endif
953*4882a593Smuzhiyun
setup_sdram(struct udevice * dev)954*4882a593Smuzhiyun static int setup_sdram(struct udevice *dev)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct dram_info *priv = dev_get_priv(dev);
957*4882a593Smuzhiyun struct rk3288_sdram_params *params = dev_get_platdata(dev);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun # ifdef CONFIG_ROCKCHIP_FAST_SPL
960*4882a593Smuzhiyun if (priv->is_veyron) {
961*4882a593Smuzhiyun int ret;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun ret = veyron_init(priv);
964*4882a593Smuzhiyun if (ret)
965*4882a593Smuzhiyun return ret;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun # endif
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return sdram_init(priv, params);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
rk3288_dmc_ofdata_to_platdata(struct udevice * dev)972*4882a593Smuzhiyun static int rk3288_dmc_ofdata_to_platdata(struct udevice *dev)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
975*4882a593Smuzhiyun struct rk3288_sdram_params *params = dev_get_platdata(dev);
976*4882a593Smuzhiyun int ret;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* Rk3288 supports dual-channel, set default channel num to 2 */
979*4882a593Smuzhiyun params->num_channels = 2;
980*4882a593Smuzhiyun ret = dev_read_u32_array(dev, "rockchip,pctl-timing",
981*4882a593Smuzhiyun (u32 *)¶ms->pctl_timing,
982*4882a593Smuzhiyun sizeof(params->pctl_timing) / sizeof(u32));
983*4882a593Smuzhiyun if (ret) {
984*4882a593Smuzhiyun debug("%s: Cannot read rockchip,pctl-timing\n", __func__);
985*4882a593Smuzhiyun return -EINVAL;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun ret = dev_read_u32_array(dev, "rockchip,phy-timing",
988*4882a593Smuzhiyun (u32 *)¶ms->phy_timing,
989*4882a593Smuzhiyun sizeof(params->phy_timing) / sizeof(u32));
990*4882a593Smuzhiyun if (ret) {
991*4882a593Smuzhiyun debug("%s: Cannot read rockchip,phy-timing\n", __func__);
992*4882a593Smuzhiyun return -EINVAL;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun ret = dev_read_u32_array(dev, "rockchip,sdram-params",
995*4882a593Smuzhiyun (u32 *)¶ms->base,
996*4882a593Smuzhiyun sizeof(params->base) / sizeof(u32));
997*4882a593Smuzhiyun if (ret) {
998*4882a593Smuzhiyun debug("%s: Cannot read rockchip,sdram-params\n", __func__);
999*4882a593Smuzhiyun return -EINVAL;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_FAST_SPL
1002*4882a593Smuzhiyun struct dram_info *priv = dev_get_priv(dev);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun priv->is_veyron = !fdt_node_check_compatible(blob, 0, "google,veyron");
1005*4882a593Smuzhiyun #endif
1006*4882a593Smuzhiyun ret = regmap_init_mem(dev, ¶ms->map);
1007*4882a593Smuzhiyun if (ret)
1008*4882a593Smuzhiyun return ret;
1009*4882a593Smuzhiyun #endif
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun return 0;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)1016*4882a593Smuzhiyun static int conv_of_platdata(struct udevice *dev)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct rk3288_sdram_params *plat = dev_get_platdata(dev);
1019*4882a593Smuzhiyun struct dtd_rockchip_rk3288_dmc *of_plat = &plat->of_plat;
1020*4882a593Smuzhiyun int ret;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun memcpy(&plat->pctl_timing, of_plat->rockchip_pctl_timing,
1023*4882a593Smuzhiyun sizeof(plat->pctl_timing));
1024*4882a593Smuzhiyun memcpy(&plat->phy_timing, of_plat->rockchip_phy_timing,
1025*4882a593Smuzhiyun sizeof(plat->phy_timing));
1026*4882a593Smuzhiyun memcpy(&plat->base, of_plat->rockchip_sdram_params, sizeof(plat->base));
1027*4882a593Smuzhiyun /* Rk3288 supports dual-channel, set default channel num to 2 */
1028*4882a593Smuzhiyun plat->num_channels = 2;
1029*4882a593Smuzhiyun ret = regmap_init_mem_platdata(dev, of_plat->reg,
1030*4882a593Smuzhiyun ARRAY_SIZE(of_plat->reg) / 2,
1031*4882a593Smuzhiyun &plat->map);
1032*4882a593Smuzhiyun if (ret)
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun #endif
1038*4882a593Smuzhiyun
rk3288_dmc_probe(struct udevice * dev)1039*4882a593Smuzhiyun static int rk3288_dmc_probe(struct udevice *dev)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1042*4882a593Smuzhiyun struct rk3288_sdram_params *plat = dev_get_platdata(dev);
1043*4882a593Smuzhiyun struct udevice *dev_clk;
1044*4882a593Smuzhiyun struct regmap *map;
1045*4882a593Smuzhiyun int ret;
1046*4882a593Smuzhiyun #endif
1047*4882a593Smuzhiyun struct dram_info *priv = dev_get_priv(dev);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun priv->pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
1050*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1051*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
1052*4882a593Smuzhiyun ret = conv_of_platdata(dev);
1053*4882a593Smuzhiyun if (ret)
1054*4882a593Smuzhiyun return ret;
1055*4882a593Smuzhiyun #endif
1056*4882a593Smuzhiyun map = syscon_get_regmap_by_driver_data(ROCKCHIP_SYSCON_NOC);
1057*4882a593Smuzhiyun if (IS_ERR(map))
1058*4882a593Smuzhiyun return PTR_ERR(map);
1059*4882a593Smuzhiyun priv->chan[0].msch = regmap_get_range(map, 0);
1060*4882a593Smuzhiyun priv->chan[1].msch = (struct rk3288_msch *)
1061*4882a593Smuzhiyun (regmap_get_range(map, 0) + 0x80);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1064*4882a593Smuzhiyun priv->sgrf = syscon_get_first_range(ROCKCHIP_SYSCON_SGRF);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun priv->chan[0].pctl = regmap_get_range(plat->map, 0);
1067*4882a593Smuzhiyun priv->chan[0].publ = regmap_get_range(plat->map, 1);
1068*4882a593Smuzhiyun priv->chan[1].pctl = regmap_get_range(plat->map, 2);
1069*4882a593Smuzhiyun priv->chan[1].publ = regmap_get_range(plat->map, 3);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun ret = rockchip_get_clk(&dev_clk);
1072*4882a593Smuzhiyun if (ret)
1073*4882a593Smuzhiyun return ret;
1074*4882a593Smuzhiyun priv->ddr_clk.id = CLK_DDR;
1075*4882a593Smuzhiyun ret = clk_request(dev_clk, &priv->ddr_clk);
1076*4882a593Smuzhiyun if (ret)
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun priv->cru = rockchip_get_cru();
1080*4882a593Smuzhiyun if (IS_ERR(priv->cru))
1081*4882a593Smuzhiyun return PTR_ERR(priv->cru);
1082*4882a593Smuzhiyun ret = setup_sdram(dev);
1083*4882a593Smuzhiyun if (ret)
1084*4882a593Smuzhiyun return ret;
1085*4882a593Smuzhiyun #else
1086*4882a593Smuzhiyun priv->info.base = CONFIG_SYS_SDRAM_BASE;
1087*4882a593Smuzhiyun priv->info.size = rockchip_sdram_size(
1088*4882a593Smuzhiyun (phys_addr_t)&priv->pmu->sys_reg[2]);
1089*4882a593Smuzhiyun #endif
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return 0;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
rk3288_dmc_get_info(struct udevice * dev,struct ram_info * info)1094*4882a593Smuzhiyun static int rk3288_dmc_get_info(struct udevice *dev, struct ram_info *info)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct dram_info *priv = dev_get_priv(dev);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun *info = priv->info;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static struct ram_ops rk3288_dmc_ops = {
1104*4882a593Smuzhiyun .get_info = rk3288_dmc_get_info,
1105*4882a593Smuzhiyun };
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const struct udevice_id rk3288_dmc_ids[] = {
1108*4882a593Smuzhiyun { .compatible = "rockchip,rk3288-dmc" },
1109*4882a593Smuzhiyun { }
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun U_BOOT_DRIVER(dmc_rk3288) = {
1113*4882a593Smuzhiyun .name = "rockchip_rk3288_dmc",
1114*4882a593Smuzhiyun .id = UCLASS_RAM,
1115*4882a593Smuzhiyun .of_match = rk3288_dmc_ids,
1116*4882a593Smuzhiyun .ops = &rk3288_dmc_ops,
1117*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1118*4882a593Smuzhiyun .ofdata_to_platdata = rk3288_dmc_ofdata_to_platdata,
1119*4882a593Smuzhiyun #endif
1120*4882a593Smuzhiyun .probe = rk3288_dmc_probe,
1121*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct dram_info),
1122*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1123*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct rk3288_sdram_params),
1124*4882a593Smuzhiyun #endif
1125*4882a593Smuzhiyun };
1126