xref: /OK3568_Linux_fs/u-boot/drivers/ram/rockchip/sdram_rk322x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <clk.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <dt-structs.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <ram.h>
12*4882a593Smuzhiyun #include <regmap.h>
13*4882a593Smuzhiyun #include <syscon.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/cru_rk322x.h>
17*4882a593Smuzhiyun #include <asm/arch/grf_rk322x.h>
18*4882a593Smuzhiyun #include <asm/arch/hardware.h>
19*4882a593Smuzhiyun #include <asm/arch/sdram_rk322x.h>
20*4882a593Smuzhiyun #include <asm/arch/uart.h>
21*4882a593Smuzhiyun #include <asm/arch/sdram.h>
22*4882a593Smuzhiyun #include <asm/types.h>
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun struct chan_info {
27*4882a593Smuzhiyun 	struct rk322x_ddr_pctl *pctl;
28*4882a593Smuzhiyun 	struct rk322x_ddr_phy *phy;
29*4882a593Smuzhiyun 	struct rk322x_service_sys *msch;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct dram_info {
33*4882a593Smuzhiyun 	struct chan_info chan[1];
34*4882a593Smuzhiyun 	struct ram_info info;
35*4882a593Smuzhiyun 	struct clk ddr_clk;
36*4882a593Smuzhiyun 	struct rk322x_cru *cru;
37*4882a593Smuzhiyun 	struct rk322x_grf *grf;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct rk322x_sdram_params {
41*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
42*4882a593Smuzhiyun 		struct dtd_rockchip_rk3228_dmc of_plat;
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun 		struct rk322x_sdram_channel ch[1];
45*4882a593Smuzhiyun 		struct rk322x_pctl_timing pctl_timing;
46*4882a593Smuzhiyun 		struct rk322x_phy_timing phy_timing;
47*4882a593Smuzhiyun 		struct rk322x_base_params base;
48*4882a593Smuzhiyun 		int num_channels;
49*4882a593Smuzhiyun 		struct regmap *map;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * [7:6]  bank(n:n bit bank)
55*4882a593Smuzhiyun  * [5:4]  row(13+n)
56*4882a593Smuzhiyun  * [3]    cs(0:1 cs, 1:2 cs)
57*4882a593Smuzhiyun  * [2:1]  bank(n:n bit bank)
58*4882a593Smuzhiyun  * [0]    col(10+n)
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun const char ddr_cfg_2_rbc[] = {
61*4882a593Smuzhiyun 	((0 << 6) | (0 << 4) | (0 << 3) | (1 << 2) | 1),
62*4882a593Smuzhiyun 	((0 << 6) | (1 << 4) | (0 << 3) | (1 << 2) | 1),
63*4882a593Smuzhiyun 	((0 << 6) | (2 << 4) | (0 << 3) | (1 << 2) | 1),
64*4882a593Smuzhiyun 	((0 << 6) | (3 << 4) | (0 << 3) | (1 << 2) | 1),
65*4882a593Smuzhiyun 	((0 << 6) | (1 << 4) | (0 << 3) | (1 << 2) | 2),
66*4882a593Smuzhiyun 	((0 << 6) | (2 << 4) | (0 << 3) | (1 << 2) | 2),
67*4882a593Smuzhiyun 	((0 << 6) | (3 << 4) | (0 << 3) | (1 << 2) | 2),
68*4882a593Smuzhiyun 	((0 << 6) | (0 << 4) | (0 << 3) | (1 << 2) | 0),
69*4882a593Smuzhiyun 	((0 << 6) | (1 << 4) | (0 << 3) | (1 << 2) | 0),
70*4882a593Smuzhiyun 	((0 << 6) | (2 << 4) | (0 << 3) | (1 << 2) | 0),
71*4882a593Smuzhiyun 	((0 << 6) | (3 << 4) | (0 << 3) | (1 << 2) | 0),
72*4882a593Smuzhiyun 	((0 << 6) | (2 << 4) | (0 << 3) | (0 << 2) | 1),
73*4882a593Smuzhiyun 	((1 << 6) | (1 << 4) | (0 << 3) | (0 << 2) | 2),
74*4882a593Smuzhiyun 	((1 << 6) | (1 << 4) | (0 << 3) | (0 << 2) | 1),
75*4882a593Smuzhiyun 	((0 << 6) | (3 << 4) | (1 << 3) | (1 << 2) | 1),
76*4882a593Smuzhiyun 	((0 << 6) | (3 << 4) | (1 << 3) | (1 << 2) | 0),
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
copy_to_reg(u32 * dest,const u32 * src,u32 n)79*4882a593Smuzhiyun static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	int i;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	for (i = 0; i < n / sizeof(u32); i++) {
84*4882a593Smuzhiyun 		writel(*src, dest);
85*4882a593Smuzhiyun 		src++;
86*4882a593Smuzhiyun 		dest++;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
phy_pctrl_reset(struct rk322x_cru * cru,struct rk322x_ddr_phy * ddr_phy)90*4882a593Smuzhiyun void phy_pctrl_reset(struct rk322x_cru *cru,
91*4882a593Smuzhiyun 		     struct rk322x_ddr_phy *ddr_phy)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_softrst_con[5], 1 << DDRCTRL_PSRST_SHIFT |
94*4882a593Smuzhiyun 			1 << DDRCTRL_SRST_SHIFT | 1 << DDRPHY_PSRST_SHIFT |
95*4882a593Smuzhiyun 			1 << DDRPHY_SRST_SHIFT,
96*4882a593Smuzhiyun 			1 << DDRCTRL_PSRST_SHIFT | 1 << DDRCTRL_SRST_SHIFT |
97*4882a593Smuzhiyun 			1 << DDRPHY_PSRST_SHIFT | 1 << DDRPHY_SRST_SHIFT);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	udelay(10);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	rk_clrreg(&cru->cru_softrst_con[5], 1 << DDRPHY_PSRST_SHIFT |
102*4882a593Smuzhiyun 						  1 << DDRPHY_SRST_SHIFT);
103*4882a593Smuzhiyun 	udelay(10);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	rk_clrreg(&cru->cru_softrst_con[5], 1 << DDRCTRL_PSRST_SHIFT |
106*4882a593Smuzhiyun 						  1 << DDRCTRL_SRST_SHIFT);
107*4882a593Smuzhiyun 	udelay(10);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0],
110*4882a593Smuzhiyun 		     SOFT_RESET_MASK << SOFT_RESET_SHIFT);
111*4882a593Smuzhiyun 	udelay(10);
112*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0],
113*4882a593Smuzhiyun 		     SOFT_DERESET_ANALOG);
114*4882a593Smuzhiyun 	udelay(5);
115*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0],
116*4882a593Smuzhiyun 		     SOFT_DERESET_DIGITAL);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	udelay(1);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
phy_dll_bypass_set(struct rk322x_ddr_phy * ddr_phy,u32 freq)121*4882a593Smuzhiyun void phy_dll_bypass_set(struct rk322x_ddr_phy *ddr_phy, u32 freq)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	u32 tmp;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0x13], 0x10);
126*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0x26], 0x10);
127*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0x36], 0x10);
128*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0x46], 0x10);
129*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0x56], 0x10);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0x14], 0x8);
132*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0x27], 0x8);
133*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0x37], 0x8);
134*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0x47], 0x8);
135*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0x57], 0x8);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (freq <= 400)
138*4882a593Smuzhiyun 		setbits_le32(&ddr_phy->ddrphy_reg[0xa4], 0x1f);
139*4882a593Smuzhiyun 	else
140*4882a593Smuzhiyun 		clrbits_le32(&ddr_phy->ddrphy_reg[0xa4], 0x1f);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (freq <= 680)
143*4882a593Smuzhiyun 		tmp = 3;
144*4882a593Smuzhiyun 	else
145*4882a593Smuzhiyun 		tmp = 2;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	writel(tmp, &ddr_phy->ddrphy_reg[0x28]);
148*4882a593Smuzhiyun 	writel(tmp, &ddr_phy->ddrphy_reg[0x38]);
149*4882a593Smuzhiyun 	writel(tmp, &ddr_phy->ddrphy_reg[0x48]);
150*4882a593Smuzhiyun 	writel(tmp, &ddr_phy->ddrphy_reg[0x58]);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
send_command(struct rk322x_ddr_pctl * pctl,u32 rank,u32 cmd,u32 arg)153*4882a593Smuzhiyun static void send_command(struct rk322x_ddr_pctl *pctl,
154*4882a593Smuzhiyun 			 u32 rank, u32 cmd, u32 arg)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	writel((START_CMD | (rank << 20) | arg | cmd), &pctl->mcmd);
157*4882a593Smuzhiyun 	udelay(1);
158*4882a593Smuzhiyun 	while (readl(&pctl->mcmd) & START_CMD)
159*4882a593Smuzhiyun 		;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
memory_init(struct chan_info * chan,struct rk322x_sdram_params * sdram_params)162*4882a593Smuzhiyun static void memory_init(struct chan_info *chan,
163*4882a593Smuzhiyun 			struct rk322x_sdram_params *sdram_params)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct rk322x_ddr_pctl *pctl = chan->pctl;
166*4882a593Smuzhiyun 	u32 dramtype = sdram_params->base.dramtype;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (dramtype == DDR3) {
169*4882a593Smuzhiyun 		send_command(pctl, 3, DESELECT_CMD, 0);
170*4882a593Smuzhiyun 		udelay(1);
171*4882a593Smuzhiyun 		send_command(pctl, 3, PREA_CMD, 0);
172*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
173*4882a593Smuzhiyun 			     (0x02 & BANK_ADDR_MASK) << BANK_ADDR_SHIFT |
174*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[2] & CMD_ADDR_MASK) <<
175*4882a593Smuzhiyun 			     CMD_ADDR_SHIFT);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
178*4882a593Smuzhiyun 			     (0x03 & BANK_ADDR_MASK) << BANK_ADDR_SHIFT |
179*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[3] & CMD_ADDR_MASK) <<
180*4882a593Smuzhiyun 			     CMD_ADDR_SHIFT);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
183*4882a593Smuzhiyun 			     (0x01 & BANK_ADDR_MASK) << BANK_ADDR_SHIFT |
184*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[1] & CMD_ADDR_MASK) <<
185*4882a593Smuzhiyun 			     CMD_ADDR_SHIFT);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
188*4882a593Smuzhiyun 			     (0x00 & BANK_ADDR_MASK) << BANK_ADDR_SHIFT |
189*4882a593Smuzhiyun 			     ((sdram_params->phy_timing.mr[0] |
190*4882a593Smuzhiyun 			       DDR3_DLL_RESET) &
191*4882a593Smuzhiyun 			     CMD_ADDR_MASK) << CMD_ADDR_SHIFT);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		send_command(pctl, 3, ZQCL_CMD, 0);
194*4882a593Smuzhiyun 	} else {
195*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
196*4882a593Smuzhiyun 			     (0x63 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
197*4882a593Smuzhiyun 			     (0 & LPDDR23_OP_MASK) <<
198*4882a593Smuzhiyun 			     LPDDR23_OP_SHIFT);
199*4882a593Smuzhiyun 		udelay(10);
200*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
201*4882a593Smuzhiyun 			     (0x10 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
202*4882a593Smuzhiyun 			     (0xff & LPDDR23_OP_MASK) <<
203*4882a593Smuzhiyun 			     LPDDR23_OP_SHIFT);
204*4882a593Smuzhiyun 		udelay(1);
205*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
206*4882a593Smuzhiyun 			     (0x10 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
207*4882a593Smuzhiyun 			     (0xff & LPDDR23_OP_MASK) <<
208*4882a593Smuzhiyun 			     LPDDR23_OP_SHIFT);
209*4882a593Smuzhiyun 		udelay(1);
210*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
211*4882a593Smuzhiyun 			     (1 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
212*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[1] &
213*4882a593Smuzhiyun 			      LPDDR23_OP_MASK) << LPDDR23_OP_SHIFT);
214*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
215*4882a593Smuzhiyun 			     (2 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
216*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[2] &
217*4882a593Smuzhiyun 			      LPDDR23_OP_MASK) << LPDDR23_OP_SHIFT);
218*4882a593Smuzhiyun 		send_command(pctl, 3, MRS_CMD,
219*4882a593Smuzhiyun 			     (3 & LPDDR23_MA_MASK) << LPDDR23_MA_SHIFT |
220*4882a593Smuzhiyun 			     (sdram_params->phy_timing.mr[3] &
221*4882a593Smuzhiyun 			      LPDDR23_OP_MASK) << LPDDR23_OP_SHIFT);
222*4882a593Smuzhiyun 		if (dramtype == LPDDR3)
223*4882a593Smuzhiyun 			send_command(pctl, 3, MRS_CMD, (11 & LPDDR23_MA_MASK) <<
224*4882a593Smuzhiyun 				     LPDDR23_MA_SHIFT |
225*4882a593Smuzhiyun 				     (sdram_params->phy_timing.mr11 &
226*4882a593Smuzhiyun 				      LPDDR23_OP_MASK) << LPDDR23_OP_SHIFT);
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
data_training(struct chan_info * chan)230*4882a593Smuzhiyun static u32 data_training(struct chan_info *chan)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct rk322x_ddr_phy *ddr_phy = chan->phy;
233*4882a593Smuzhiyun 	struct rk322x_ddr_pctl *pctl = chan->pctl;
234*4882a593Smuzhiyun 	u32 value;
235*4882a593Smuzhiyun 	u32 bw = (readl(&ddr_phy->ddrphy_reg[0]) >> 4) & 0xf;
236*4882a593Smuzhiyun 	u32 ret;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* disable auto refresh */
239*4882a593Smuzhiyun 	value = readl(&pctl->trefi) | (1 << 31);
240*4882a593Smuzhiyun 	writel(1 << 31, &pctl->trefi);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	clrsetbits_le32(&ddr_phy->ddrphy_reg[2], 0x30,
243*4882a593Smuzhiyun 			DQS_SQU_CAL_SEL_CS0);
244*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[2], DQS_SQU_CAL_START);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	udelay(30);
247*4882a593Smuzhiyun 	ret = readl(&ddr_phy->ddrphy_reg[0xff]);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[2],
250*4882a593Smuzhiyun 		     DQS_SQU_CAL_START);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/*
253*4882a593Smuzhiyun 	 * since data training will take about 20us, so send some auto
254*4882a593Smuzhiyun 	 * refresh(about 7.8us) to complement the lost time
255*4882a593Smuzhiyun 	 */
256*4882a593Smuzhiyun 	send_command(pctl, 3, PREA_CMD, 0);
257*4882a593Smuzhiyun 	send_command(pctl, 3, REF_CMD, 0);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	writel(value, &pctl->trefi);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (ret & 0x10) {
262*4882a593Smuzhiyun 		ret = -1;
263*4882a593Smuzhiyun 	} else {
264*4882a593Smuzhiyun 		ret = (ret & 0xf) ^ bw;
265*4882a593Smuzhiyun 		ret = (ret == 0) ? 0 : -1;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	return ret;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
move_to_config_state(struct rk322x_ddr_pctl * pctl)270*4882a593Smuzhiyun static void move_to_config_state(struct rk322x_ddr_pctl *pctl)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	unsigned int state;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	while (1) {
275*4882a593Smuzhiyun 		state = readl(&pctl->stat) & PCTL_STAT_MASK;
276*4882a593Smuzhiyun 		switch (state) {
277*4882a593Smuzhiyun 		case LOW_POWER:
278*4882a593Smuzhiyun 			writel(WAKEUP_STATE, &pctl->sctl);
279*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK)
280*4882a593Smuzhiyun 				!= ACCESS)
281*4882a593Smuzhiyun 				;
282*4882a593Smuzhiyun 			/*
283*4882a593Smuzhiyun 			 * If at low power state, need wakeup first, and then
284*4882a593Smuzhiyun 			 * enter the config, so fallthrough
285*4882a593Smuzhiyun 			 */
286*4882a593Smuzhiyun 		case ACCESS:
287*4882a593Smuzhiyun 			/* fallthrough */
288*4882a593Smuzhiyun 		case INIT_MEM:
289*4882a593Smuzhiyun 			writel(CFG_STATE, &pctl->sctl);
290*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != CONFIG)
291*4882a593Smuzhiyun 				;
292*4882a593Smuzhiyun 			break;
293*4882a593Smuzhiyun 		case CONFIG:
294*4882a593Smuzhiyun 			return;
295*4882a593Smuzhiyun 		default:
296*4882a593Smuzhiyun 			break;
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
move_to_access_state(struct rk322x_ddr_pctl * pctl)301*4882a593Smuzhiyun static void move_to_access_state(struct rk322x_ddr_pctl *pctl)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	unsigned int state;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	while (1) {
306*4882a593Smuzhiyun 		state = readl(&pctl->stat) & PCTL_STAT_MASK;
307*4882a593Smuzhiyun 		switch (state) {
308*4882a593Smuzhiyun 		case LOW_POWER:
309*4882a593Smuzhiyun 			writel(WAKEUP_STATE, &pctl->sctl);
310*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != ACCESS)
311*4882a593Smuzhiyun 				;
312*4882a593Smuzhiyun 			break;
313*4882a593Smuzhiyun 		case INIT_MEM:
314*4882a593Smuzhiyun 			writel(CFG_STATE, &pctl->sctl);
315*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != CONFIG)
316*4882a593Smuzhiyun 				;
317*4882a593Smuzhiyun 			/* fallthrough */
318*4882a593Smuzhiyun 		case CONFIG:
319*4882a593Smuzhiyun 			writel(GO_STATE, &pctl->sctl);
320*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != ACCESS)
321*4882a593Smuzhiyun 				;
322*4882a593Smuzhiyun 			break;
323*4882a593Smuzhiyun 		case ACCESS:
324*4882a593Smuzhiyun 			return;
325*4882a593Smuzhiyun 		default:
326*4882a593Smuzhiyun 			break;
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
move_to_lowpower_state(struct rk322x_ddr_pctl * pctl)331*4882a593Smuzhiyun static void move_to_lowpower_state(struct rk322x_ddr_pctl *pctl)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	unsigned int state;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	while (1) {
336*4882a593Smuzhiyun 		state = readl(&pctl->stat) & PCTL_STAT_MASK;
337*4882a593Smuzhiyun 		switch (state) {
338*4882a593Smuzhiyun 		case INIT_MEM:
339*4882a593Smuzhiyun 			writel(CFG_STATE, &pctl->sctl);
340*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != CONFIG)
341*4882a593Smuzhiyun 				;
342*4882a593Smuzhiyun 			/* fallthrough */
343*4882a593Smuzhiyun 		case CONFIG:
344*4882a593Smuzhiyun 			writel(GO_STATE, &pctl->sctl);
345*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) != ACCESS)
346*4882a593Smuzhiyun 				;
347*4882a593Smuzhiyun 			break;
348*4882a593Smuzhiyun 		case ACCESS:
349*4882a593Smuzhiyun 			writel(SLEEP_STATE, &pctl->sctl);
350*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MASK) !=
351*4882a593Smuzhiyun 			       LOW_POWER)
352*4882a593Smuzhiyun 				;
353*4882a593Smuzhiyun 			break;
354*4882a593Smuzhiyun 		case LOW_POWER:
355*4882a593Smuzhiyun 			return;
356*4882a593Smuzhiyun 		default:
357*4882a593Smuzhiyun 			break;
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* pctl should in low power mode when call this function */
phy_softreset(struct dram_info * dram)363*4882a593Smuzhiyun static void phy_softreset(struct dram_info *dram)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct rk322x_ddr_phy *ddr_phy = dram->chan[0].phy;
366*4882a593Smuzhiyun 	struct rk322x_grf *grf = dram->grf;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	writel(GRF_DDRPHY_BUFFEREN_CORE_EN, &grf->soc_con[0]);
369*4882a593Smuzhiyun 	clrbits_le32(&ddr_phy->ddrphy_reg[0], 0x3 << 2);
370*4882a593Smuzhiyun 	udelay(1);
371*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0], 1 << 2);
372*4882a593Smuzhiyun 	udelay(5);
373*4882a593Smuzhiyun 	setbits_le32(&ddr_phy->ddrphy_reg[0], 1 << 3);
374*4882a593Smuzhiyun 	writel(GRF_DDRPHY_BUFFEREN_CORE_DIS, &grf->soc_con[0]);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /* bw: 2: 32bit, 1:16bit */
set_bw(struct dram_info * dram,u32 bw)378*4882a593Smuzhiyun static void set_bw(struct dram_info *dram, u32 bw)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct rk322x_ddr_pctl *pctl = dram->chan[0].pctl;
381*4882a593Smuzhiyun 	struct rk322x_ddr_phy *ddr_phy = dram->chan[0].phy;
382*4882a593Smuzhiyun 	struct rk322x_grf *grf = dram->grf;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (bw == 1) {
385*4882a593Smuzhiyun 		setbits_le32(&pctl->ppcfg, 1);
386*4882a593Smuzhiyun 		clrbits_le32(&ddr_phy->ddrphy_reg[0], 0xc << 4);
387*4882a593Smuzhiyun 		writel(GRF_MSCH_NOC_16BIT_EN, &grf->soc_con[0]);
388*4882a593Smuzhiyun 		clrbits_le32(&ddr_phy->ddrphy_reg[0x46], 0x8);
389*4882a593Smuzhiyun 		clrbits_le32(&ddr_phy->ddrphy_reg[0x56], 0x8);
390*4882a593Smuzhiyun 	} else {
391*4882a593Smuzhiyun 		clrbits_le32(&pctl->ppcfg, 1);
392*4882a593Smuzhiyun 		setbits_le32(&ddr_phy->ddrphy_reg[0], 0xf << 4);
393*4882a593Smuzhiyun 		writel(GRF_DDR_32BIT_EN | GRF_MSCH_NOC_32BIT_EN,
394*4882a593Smuzhiyun 		       &grf->soc_con[0]);
395*4882a593Smuzhiyun 		setbits_le32(&ddr_phy->ddrphy_reg[0x46], 0x8);
396*4882a593Smuzhiyun 		setbits_le32(&ddr_phy->ddrphy_reg[0x56], 0x8);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
pctl_cfg(struct rk322x_ddr_pctl * pctl,struct rk322x_sdram_params * sdram_params,struct rk322x_grf * grf)400*4882a593Smuzhiyun static void pctl_cfg(struct rk322x_ddr_pctl *pctl,
401*4882a593Smuzhiyun 		     struct rk322x_sdram_params *sdram_params,
402*4882a593Smuzhiyun 		     struct rk322x_grf *grf)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	u32 burst_len;
405*4882a593Smuzhiyun 	u32 bw;
406*4882a593Smuzhiyun 	u32 dramtype = sdram_params->base.dramtype;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (sdram_params->ch[0].bw == 2)
409*4882a593Smuzhiyun 		bw = GRF_DDR_32BIT_EN | GRF_MSCH_NOC_32BIT_EN;
410*4882a593Smuzhiyun 	else
411*4882a593Smuzhiyun 		bw = GRF_MSCH_NOC_16BIT_EN;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	writel(DFI_INIT_START | DFI_DATA_BYTE_DISABLE_EN, &pctl->dfistcfg0);
414*4882a593Smuzhiyun 	writel(DFI_DRAM_CLK_SR_EN | DFI_DRAM_CLK_DPD_EN, &pctl->dfistcfg1);
415*4882a593Smuzhiyun 	writel(DFI_PARITY_INTR_EN | DFI_PARITY_EN, &pctl->dfistcfg2);
416*4882a593Smuzhiyun 	writel(0x51010, &pctl->dfilpcfg0);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	writel(1, &pctl->dfitphyupdtype0);
419*4882a593Smuzhiyun 	writel(0x0d, &pctl->dfitphyrdlat);
420*4882a593Smuzhiyun 	writel(0, &pctl->dfitphywrdata);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	writel(0, &pctl->dfiupdcfg);
423*4882a593Smuzhiyun 	copy_to_reg(&pctl->togcnt1u, &sdram_params->pctl_timing.togcnt1u,
424*4882a593Smuzhiyun 		    sizeof(struct rk322x_pctl_timing));
425*4882a593Smuzhiyun 	if (dramtype == DDR3) {
426*4882a593Smuzhiyun 		writel((1 << 3) | (1 << 11),
427*4882a593Smuzhiyun 		       &pctl->dfiodtcfg);
428*4882a593Smuzhiyun 		writel(7 << 16, &pctl->dfiodtcfg1);
429*4882a593Smuzhiyun 		writel((readl(&pctl->tcl) - 1) / 2 - 1, &pctl->dfitrddataen);
430*4882a593Smuzhiyun 		writel((readl(&pctl->tcwl) - 1) / 2 - 1, &pctl->dfitphywrlat);
431*4882a593Smuzhiyun 		writel(500, &pctl->trsth);
432*4882a593Smuzhiyun 		writel(0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT | DDR3_EN |
433*4882a593Smuzhiyun 		       DDR2_DDR3_BL_8 | (6 - 4) << TFAW_SHIFT | PD_EXIT_SLOW |
434*4882a593Smuzhiyun 		       1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
435*4882a593Smuzhiyun 		       &pctl->mcfg);
436*4882a593Smuzhiyun 		writel(bw | GRF_DDR3_EN, &grf->soc_con[0]);
437*4882a593Smuzhiyun 	} else {
438*4882a593Smuzhiyun 		if (sdram_params->phy_timing.bl & PHT_BL_8)
439*4882a593Smuzhiyun 			burst_len = MDDR_LPDDR2_BL_8;
440*4882a593Smuzhiyun 		else
441*4882a593Smuzhiyun 			burst_len = MDDR_LPDDR2_BL_4;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		writel(readl(&pctl->tcl) / 2 - 1, &pctl->dfitrddataen);
444*4882a593Smuzhiyun 		writel(readl(&pctl->tcwl) / 2 - 1, &pctl->dfitphywrlat);
445*4882a593Smuzhiyun 		writel(0, &pctl->trsth);
446*4882a593Smuzhiyun 		if (dramtype == LPDDR2) {
447*4882a593Smuzhiyun 			writel(0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT |
448*4882a593Smuzhiyun 			       LPDDR2_S4 | LPDDR2_EN | burst_len |
449*4882a593Smuzhiyun 			       (6 - 4) << TFAW_SHIFT | PD_EXIT_FAST |
450*4882a593Smuzhiyun 			       1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
451*4882a593Smuzhiyun 			       &pctl->mcfg);
452*4882a593Smuzhiyun 			writel(0, &pctl->dfiodtcfg);
453*4882a593Smuzhiyun 			writel(0, &pctl->dfiodtcfg1);
454*4882a593Smuzhiyun 		} else {
455*4882a593Smuzhiyun 			writel(0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT |
456*4882a593Smuzhiyun 			       LPDDR2_S4 | LPDDR3_EN | burst_len |
457*4882a593Smuzhiyun 			       (6 - 4) << TFAW_SHIFT | PD_EXIT_FAST |
458*4882a593Smuzhiyun 			       1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
459*4882a593Smuzhiyun 			       &pctl->mcfg);
460*4882a593Smuzhiyun 			writel((1 << 3) | (1 << 2), &pctl->dfiodtcfg);
461*4882a593Smuzhiyun 			writel((7 << 16) | 4, &pctl->dfiodtcfg1);
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 		writel(bw | GRF_LPDDR2_3_EN, &grf->soc_con[0]);
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 	setbits_le32(&pctl->scfg, 1);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
phy_cfg(struct chan_info * chan,struct rk322x_sdram_params * sdram_params)468*4882a593Smuzhiyun static void phy_cfg(struct chan_info *chan,
469*4882a593Smuzhiyun 		    struct rk322x_sdram_params *sdram_params)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct rk322x_ddr_phy *ddr_phy = chan->phy;
472*4882a593Smuzhiyun 	struct rk322x_service_sys *axi_bus = chan->msch;
473*4882a593Smuzhiyun 	struct rk322x_msch_timings *noc_timing = &sdram_params->base.noc_timing;
474*4882a593Smuzhiyun 	struct rk322x_phy_timing *phy_timing = &sdram_params->phy_timing;
475*4882a593Smuzhiyun 	struct rk322x_pctl_timing *pctl_timing = &sdram_params->pctl_timing;
476*4882a593Smuzhiyun 	u32 cmd_drv, clk_drv, dqs_drv, dqs_odt;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	writel(noc_timing->ddrtiming, &axi_bus->ddrtiming);
479*4882a593Smuzhiyun 	writel(noc_timing->ddrmode, &axi_bus->ddrmode);
480*4882a593Smuzhiyun 	writel(noc_timing->readlatency, &axi_bus->readlatency);
481*4882a593Smuzhiyun 	writel(noc_timing->activate, &axi_bus->activate);
482*4882a593Smuzhiyun 	writel(noc_timing->devtodev, &axi_bus->devtodev);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	switch (sdram_params->base.dramtype) {
485*4882a593Smuzhiyun 	case DDR3:
486*4882a593Smuzhiyun 		writel(PHY_DDR3 | phy_timing->bl, &ddr_phy->ddrphy_reg[1]);
487*4882a593Smuzhiyun 		break;
488*4882a593Smuzhiyun 	case LPDDR2:
489*4882a593Smuzhiyun 		writel(PHY_LPDDR2 | phy_timing->bl, &ddr_phy->ddrphy_reg[1]);
490*4882a593Smuzhiyun 		break;
491*4882a593Smuzhiyun 	default:
492*4882a593Smuzhiyun 		writel(PHY_LPDDR2 | phy_timing->bl, &ddr_phy->ddrphy_reg[1]);
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	writel(phy_timing->cl_al, &ddr_phy->ddrphy_reg[0xb]);
497*4882a593Smuzhiyun 	writel(pctl_timing->tcwl, &ddr_phy->ddrphy_reg[0xc]);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	cmd_drv = PHY_RON_RTT_34OHM;
500*4882a593Smuzhiyun 	clk_drv = PHY_RON_RTT_45OHM;
501*4882a593Smuzhiyun 	dqs_drv = PHY_RON_RTT_34OHM;
502*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == LPDDR2)
503*4882a593Smuzhiyun 		dqs_odt = PHY_RON_RTT_DISABLE;
504*4882a593Smuzhiyun 	else
505*4882a593Smuzhiyun 		dqs_odt = PHY_RON_RTT_225OHM;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	writel(cmd_drv, &ddr_phy->ddrphy_reg[0x11]);
508*4882a593Smuzhiyun 	clrsetbits_le32(&ddr_phy->ddrphy_reg[0x12], (0x1f << 3), cmd_drv << 3);
509*4882a593Smuzhiyun 	writel(clk_drv, &ddr_phy->ddrphy_reg[0x16]);
510*4882a593Smuzhiyun 	writel(clk_drv, &ddr_phy->ddrphy_reg[0x18]);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x20]);
513*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x2f]);
514*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x30]);
515*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x3f]);
516*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x40]);
517*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x4f]);
518*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x50]);
519*4882a593Smuzhiyun 	writel(dqs_drv, &ddr_phy->ddrphy_reg[0x5f]);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x21]);
522*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x2e]);
523*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x31]);
524*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x3e]);
525*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x41]);
526*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x4e]);
527*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x51]);
528*4882a593Smuzhiyun 	writel(dqs_odt, &ddr_phy->ddrphy_reg[0x5e]);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
dram_cfg_rbc(struct chan_info * chan,struct rk322x_sdram_params * sdram_params)531*4882a593Smuzhiyun void dram_cfg_rbc(struct chan_info *chan,
532*4882a593Smuzhiyun 		  struct rk322x_sdram_params *sdram_params)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	char noc_config;
535*4882a593Smuzhiyun 	int i = 0;
536*4882a593Smuzhiyun 	struct rk322x_sdram_channel *config = &sdram_params->ch[0];
537*4882a593Smuzhiyun 	struct rk322x_service_sys *axi_bus = chan->msch;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	move_to_config_state(chan->pctl);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if ((config->rank == 2) && (config->cs1_row == config->cs0_row)) {
542*4882a593Smuzhiyun 		if ((config->col + config->bw) == 12) {
543*4882a593Smuzhiyun 			i = 14;
544*4882a593Smuzhiyun 			goto finish;
545*4882a593Smuzhiyun 		} else if ((config->col + config->bw) == 11) {
546*4882a593Smuzhiyun 			i = 15;
547*4882a593Smuzhiyun 			goto finish;
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 	noc_config = ((config->cs0_row - 13) << 4) | ((config->bk - 2) << 2) |
551*4882a593Smuzhiyun 				(config->col + config->bw - 11);
552*4882a593Smuzhiyun 	for (i = 0; i < 11; i++) {
553*4882a593Smuzhiyun 		if (noc_config == ddr_cfg_2_rbc[i])
554*4882a593Smuzhiyun 			break;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (i < 11)
558*4882a593Smuzhiyun 		goto finish;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	noc_config = ((config->bk - 2) << 6) | ((config->cs0_row - 13) << 4) |
561*4882a593Smuzhiyun 				(config->col + config->bw - 11);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	for (i = 11; i < 14; i++) {
564*4882a593Smuzhiyun 		if (noc_config == ddr_cfg_2_rbc[i])
565*4882a593Smuzhiyun 			break;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 	if (i < 14)
568*4882a593Smuzhiyun 		goto finish;
569*4882a593Smuzhiyun 	else
570*4882a593Smuzhiyun 		i = 0;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun finish:
573*4882a593Smuzhiyun 	writel(i, &axi_bus->ddrconf);
574*4882a593Smuzhiyun 	move_to_access_state(chan->pctl);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
dram_all_config(const struct dram_info * dram,struct rk322x_sdram_params * sdram_params)577*4882a593Smuzhiyun static void dram_all_config(const struct dram_info *dram,
578*4882a593Smuzhiyun 			    struct rk322x_sdram_params *sdram_params)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct rk322x_sdram_channel *info = &sdram_params->ch[0];
581*4882a593Smuzhiyun 	u32 sys_reg = 0;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	sys_reg |= sdram_params->base.dramtype << SYS_REG_DDRTYPE_SHIFT;
584*4882a593Smuzhiyun 	sys_reg |= (1 - 1) << SYS_REG_NUM_CH_SHIFT;
585*4882a593Smuzhiyun 	sys_reg |= info->row_3_4 << SYS_REG_ROW_3_4_SHIFT(0);
586*4882a593Smuzhiyun 	sys_reg |= 1 << SYS_REG_CHINFO_SHIFT(0);
587*4882a593Smuzhiyun 	sys_reg |= (info->rank - 1) << SYS_REG_RANK_SHIFT(0);
588*4882a593Smuzhiyun 	sys_reg |= (info->col - 9) << SYS_REG_COL_SHIFT(0);
589*4882a593Smuzhiyun 	sys_reg |= info->bk == 3 ? 0 : 1 << SYS_REG_BK_SHIFT(0);
590*4882a593Smuzhiyun 	sys_reg |= (info->cs0_row - 13) << SYS_REG_CS0_ROW_SHIFT(0);
591*4882a593Smuzhiyun 	sys_reg |= (info->cs1_row - 13) << SYS_REG_CS1_ROW_SHIFT(0);
592*4882a593Smuzhiyun 	sys_reg |= (2 >> info->bw) << SYS_REG_BW_SHIFT(0);
593*4882a593Smuzhiyun 	sys_reg |= (2 >> info->dbw) << SYS_REG_DBW_SHIFT(0);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	writel(sys_reg, &dram->grf->os_reg[2]);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #define TEST_PATTEN	0x5aa5f00f
599*4882a593Smuzhiyun 
dram_cap_detect(struct dram_info * dram,struct rk322x_sdram_params * sdram_params)600*4882a593Smuzhiyun static int dram_cap_detect(struct dram_info *dram,
601*4882a593Smuzhiyun 			   struct rk322x_sdram_params *sdram_params)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	u32 bw, row, col, addr;
604*4882a593Smuzhiyun 	u32 ret = 0;
605*4882a593Smuzhiyun 	struct rk322x_service_sys *axi_bus = dram->chan[0].msch;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (sdram_params->base.dramtype == DDR3)
608*4882a593Smuzhiyun 		sdram_params->ch[0].dbw = 1;
609*4882a593Smuzhiyun 	else
610*4882a593Smuzhiyun 		sdram_params->ch[0].dbw = 2;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	move_to_config_state(dram->chan[0].pctl);
613*4882a593Smuzhiyun 	/* bw detect */
614*4882a593Smuzhiyun 	set_bw(dram, 2);
615*4882a593Smuzhiyun 	if (data_training(&dram->chan[0]) == 0) {
616*4882a593Smuzhiyun 		bw = 2;
617*4882a593Smuzhiyun 	} else {
618*4882a593Smuzhiyun 		bw = 1;
619*4882a593Smuzhiyun 		set_bw(dram, 1);
620*4882a593Smuzhiyun 		move_to_lowpower_state(dram->chan[0].pctl);
621*4882a593Smuzhiyun 		phy_softreset(dram);
622*4882a593Smuzhiyun 		move_to_config_state(dram->chan[0].pctl);
623*4882a593Smuzhiyun 		if (data_training(&dram->chan[0])) {
624*4882a593Smuzhiyun 			printf("BW detect error\n");
625*4882a593Smuzhiyun 			ret = -EINVAL;
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 	sdram_params->ch[0].bw = bw;
629*4882a593Smuzhiyun 	sdram_params->ch[0].bk = 3;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (bw == 2)
632*4882a593Smuzhiyun 		writel(6, &axi_bus->ddrconf);
633*4882a593Smuzhiyun 	else
634*4882a593Smuzhiyun 		writel(3, &axi_bus->ddrconf);
635*4882a593Smuzhiyun 	move_to_access_state(dram->chan[0].pctl);
636*4882a593Smuzhiyun 	for (col = 11; col >= 9; col--) {
637*4882a593Smuzhiyun 		writel(0, CONFIG_SYS_SDRAM_BASE);
638*4882a593Smuzhiyun 		addr = CONFIG_SYS_SDRAM_BASE +
639*4882a593Smuzhiyun 			(1 << (col + bw - 1));
640*4882a593Smuzhiyun 		writel(TEST_PATTEN, addr);
641*4882a593Smuzhiyun 		if ((readl(addr) == TEST_PATTEN) &&
642*4882a593Smuzhiyun 		    (readl(CONFIG_SYS_SDRAM_BASE) == 0))
643*4882a593Smuzhiyun 			break;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	if (col == 8) {
646*4882a593Smuzhiyun 		printf("Col detect error\n");
647*4882a593Smuzhiyun 		ret = -EINVAL;
648*4882a593Smuzhiyun 		goto out;
649*4882a593Smuzhiyun 	} else {
650*4882a593Smuzhiyun 		sdram_params->ch[0].col = col;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	writel(10, &axi_bus->ddrconf);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* Detect row*/
656*4882a593Smuzhiyun 	for (row = 16; row >= 12; row--) {
657*4882a593Smuzhiyun 		writel(0, CONFIG_SYS_SDRAM_BASE);
658*4882a593Smuzhiyun 		addr = CONFIG_SYS_SDRAM_BASE + (1u << (row + 11 + 3 - 1));
659*4882a593Smuzhiyun 		writel(TEST_PATTEN, addr);
660*4882a593Smuzhiyun 		if ((readl(addr) == TEST_PATTEN) &&
661*4882a593Smuzhiyun 		    (readl(CONFIG_SYS_SDRAM_BASE) == 0))
662*4882a593Smuzhiyun 			break;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 	if (row == 11) {
665*4882a593Smuzhiyun 		printf("Row detect error\n");
666*4882a593Smuzhiyun 		ret = -EINVAL;
667*4882a593Smuzhiyun 	} else {
668*4882a593Smuzhiyun 		sdram_params->ch[0].cs1_row = row;
669*4882a593Smuzhiyun 		sdram_params->ch[0].row_3_4 = 0;
670*4882a593Smuzhiyun 		sdram_params->ch[0].cs0_row = row;
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 	/* cs detect */
673*4882a593Smuzhiyun 	writel(0, CONFIG_SYS_SDRAM_BASE);
674*4882a593Smuzhiyun 	writel(TEST_PATTEN, CONFIG_SYS_SDRAM_BASE + (1u << 30));
675*4882a593Smuzhiyun 	writel(~TEST_PATTEN, CONFIG_SYS_SDRAM_BASE + (1u << 30) + 4);
676*4882a593Smuzhiyun 	if ((readl(CONFIG_SYS_SDRAM_BASE + (1u << 30)) == TEST_PATTEN) &&
677*4882a593Smuzhiyun 	    (readl(CONFIG_SYS_SDRAM_BASE) == 0))
678*4882a593Smuzhiyun 		sdram_params->ch[0].rank = 2;
679*4882a593Smuzhiyun 	else
680*4882a593Smuzhiyun 		sdram_params->ch[0].rank = 1;
681*4882a593Smuzhiyun out:
682*4882a593Smuzhiyun 	return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
sdram_init(struct dram_info * dram,struct rk322x_sdram_params * sdram_params)685*4882a593Smuzhiyun static int sdram_init(struct dram_info *dram,
686*4882a593Smuzhiyun 		      struct rk322x_sdram_params *sdram_params)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	int ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = clk_set_rate(&dram->ddr_clk,
691*4882a593Smuzhiyun 			   sdram_params->base.ddr_freq * MHz * 2);
692*4882a593Smuzhiyun 	if (ret < 0) {
693*4882a593Smuzhiyun 		printf("Could not set DDR clock\n");
694*4882a593Smuzhiyun 		return ret;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	phy_pctrl_reset(dram->cru, dram->chan[0].phy);
698*4882a593Smuzhiyun 	phy_dll_bypass_set(dram->chan[0].phy, sdram_params->base.ddr_freq);
699*4882a593Smuzhiyun 	pctl_cfg(dram->chan[0].pctl, sdram_params, dram->grf);
700*4882a593Smuzhiyun 	phy_cfg(&dram->chan[0], sdram_params);
701*4882a593Smuzhiyun 	writel(POWER_UP_START, &dram->chan[0].pctl->powctl);
702*4882a593Smuzhiyun 	while (!(readl(&dram->chan[0].pctl->powstat) & POWER_UP_DONE))
703*4882a593Smuzhiyun 		;
704*4882a593Smuzhiyun 	memory_init(&dram->chan[0], sdram_params);
705*4882a593Smuzhiyun 	move_to_access_state(dram->chan[0].pctl);
706*4882a593Smuzhiyun 	ret = dram_cap_detect(dram, sdram_params);
707*4882a593Smuzhiyun 	if (ret)
708*4882a593Smuzhiyun 		goto out;
709*4882a593Smuzhiyun 	dram_cfg_rbc(&dram->chan[0], sdram_params);
710*4882a593Smuzhiyun 	dram_all_config(dram, sdram_params);
711*4882a593Smuzhiyun out:
712*4882a593Smuzhiyun 	return ret;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
rk322x_dmc_ofdata_to_platdata(struct udevice * dev)715*4882a593Smuzhiyun static int rk322x_dmc_ofdata_to_platdata(struct udevice *dev)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
718*4882a593Smuzhiyun 	struct rk322x_sdram_params *params = dev_get_platdata(dev);
719*4882a593Smuzhiyun 	int ret;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	params->num_channels = 1;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,pctl-timing",
724*4882a593Smuzhiyun 				   (u32 *)&params->pctl_timing,
725*4882a593Smuzhiyun 				   sizeof(params->pctl_timing) / sizeof(u32));
726*4882a593Smuzhiyun 	if (ret) {
727*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,pctl-timing\n", __func__);
728*4882a593Smuzhiyun 		return -EINVAL;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,phy-timing",
731*4882a593Smuzhiyun 				   (u32 *)&params->phy_timing,
732*4882a593Smuzhiyun 				   sizeof(params->phy_timing) / sizeof(u32));
733*4882a593Smuzhiyun 	if (ret) {
734*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,phy-timing\n", __func__);
735*4882a593Smuzhiyun 		return -EINVAL;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,sdram-params",
738*4882a593Smuzhiyun 				   (u32 *)&params->base,
739*4882a593Smuzhiyun 				   sizeof(params->base) / sizeof(u32));
740*4882a593Smuzhiyun 	if (ret) {
741*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,sdram-params\n", __func__);
742*4882a593Smuzhiyun 		return -EINVAL;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 	ret = regmap_init_mem(dev, &params->map);
745*4882a593Smuzhiyun 	if (ret)
746*4882a593Smuzhiyun 		return ret;
747*4882a593Smuzhiyun #endif
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun #endif /* CONFIG_TPL_BUILD */
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)754*4882a593Smuzhiyun static int conv_of_platdata(struct udevice *dev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct rk322x_sdram_params *plat = dev_get_platdata(dev);
757*4882a593Smuzhiyun 	struct dtd_rockchip_rk322x_dmc *of_plat = &plat->of_plat;
758*4882a593Smuzhiyun 	int ret;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	memcpy(&plat->pctl_timing, of_plat->rockchip_pctl_timing,
761*4882a593Smuzhiyun 	       sizeof(plat->pctl_timing));
762*4882a593Smuzhiyun 	memcpy(&plat->phy_timing, of_plat->rockchip_phy_timing,
763*4882a593Smuzhiyun 	       sizeof(plat->phy_timing));
764*4882a593Smuzhiyun 	memcpy(&plat->base, of_plat->rockchip_sdram_params, sizeof(plat->base));
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	plat->num_channels = 1;
767*4882a593Smuzhiyun 	ret = regmap_init_mem_platdata(dev, of_plat->reg,
768*4882a593Smuzhiyun 				       ARRAY_SIZE(of_plat->reg) / 2,
769*4882a593Smuzhiyun 				       &plat->map);
770*4882a593Smuzhiyun 	if (ret)
771*4882a593Smuzhiyun 		return ret;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun 
rk322x_dmc_probe(struct udevice * dev)777*4882a593Smuzhiyun static int rk322x_dmc_probe(struct udevice *dev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
780*4882a593Smuzhiyun 	struct rk322x_sdram_params *plat = dev_get_platdata(dev);
781*4882a593Smuzhiyun 	int ret;
782*4882a593Smuzhiyun 	struct udevice *dev_clk;
783*4882a593Smuzhiyun #endif
784*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
787*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
788*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
789*4882a593Smuzhiyun 	ret = conv_of_platdata(dev);
790*4882a593Smuzhiyun 	if (ret)
791*4882a593Smuzhiyun 		return ret;
792*4882a593Smuzhiyun #endif
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	priv->chan[0].msch = syscon_get_first_range(ROCKCHIP_SYSCON_MSCH);
795*4882a593Smuzhiyun 	priv->chan[0].pctl = regmap_get_range(plat->map, 0);
796*4882a593Smuzhiyun 	priv->chan[0].phy = regmap_get_range(plat->map, 1);
797*4882a593Smuzhiyun 	ret = rockchip_get_clk(&dev_clk);
798*4882a593Smuzhiyun 	if (ret)
799*4882a593Smuzhiyun 		return ret;
800*4882a593Smuzhiyun 	priv->ddr_clk.id = CLK_DDR;
801*4882a593Smuzhiyun 	ret = clk_request(dev_clk, &priv->ddr_clk);
802*4882a593Smuzhiyun 	if (ret)
803*4882a593Smuzhiyun 		return ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	priv->cru = rockchip_get_cru();
806*4882a593Smuzhiyun 	if (IS_ERR(priv->cru))
807*4882a593Smuzhiyun 		return PTR_ERR(priv->cru);
808*4882a593Smuzhiyun 	ret = sdram_init(priv, plat);
809*4882a593Smuzhiyun 	if (ret)
810*4882a593Smuzhiyun 		return ret;
811*4882a593Smuzhiyun #else
812*4882a593Smuzhiyun 	priv->info.base = CONFIG_SYS_SDRAM_BASE;
813*4882a593Smuzhiyun 	priv->info.size = rockchip_sdram_size(
814*4882a593Smuzhiyun 			(phys_addr_t)&priv->grf->os_reg[2]);
815*4882a593Smuzhiyun #endif
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
rk322x_dmc_get_info(struct udevice * dev,struct ram_info * info)820*4882a593Smuzhiyun static int rk322x_dmc_get_info(struct udevice *dev, struct ram_info *info)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	*info = priv->info;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static struct ram_ops rk322x_dmc_ops = {
830*4882a593Smuzhiyun 	.get_info = rk322x_dmc_get_info,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static const struct udevice_id rk322x_dmc_ids[] = {
834*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3228-dmc" },
835*4882a593Smuzhiyun 	{ }
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun U_BOOT_DRIVER(dmc_rk322x) = {
839*4882a593Smuzhiyun 	.name = "rockchip_rk322x_dmc",
840*4882a593Smuzhiyun 	.id = UCLASS_RAM,
841*4882a593Smuzhiyun 	.of_match = rk322x_dmc_ids,
842*4882a593Smuzhiyun 	.ops = &rk322x_dmc_ops,
843*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
844*4882a593Smuzhiyun 	.ofdata_to_platdata = rk322x_dmc_ofdata_to_platdata,
845*4882a593Smuzhiyun #endif
846*4882a593Smuzhiyun 	.probe = rk322x_dmc_probe,
847*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dram_info),
848*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
849*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct rk322x_sdram_params),
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun 
853