xref: /OK3568_Linux_fs/u-boot/drivers/ram/rockchip/sdram_rk3188.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015 Google, Inc
3*4882a593Smuzhiyun  * Copyright 2014 Rockchip Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Adapted from the very similar rk3288 ddr init.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <clk.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dt-structs.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <ram.h>
16*4882a593Smuzhiyun #include <regmap.h>
17*4882a593Smuzhiyun #include <syscon.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/cru_rk3188.h>
21*4882a593Smuzhiyun #include <asm/arch/ddr_rk3188.h>
22*4882a593Smuzhiyun #include <asm/arch/grf_rk3188.h>
23*4882a593Smuzhiyun #include <asm/arch/pmu_rk3188.h>
24*4882a593Smuzhiyun #include <asm/arch/sdram_rk3288.h>
25*4882a593Smuzhiyun #include <asm/arch/sdram.h>
26*4882a593Smuzhiyun #include <linux/err.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct chan_info {
31*4882a593Smuzhiyun 	struct rk3288_ddr_pctl *pctl;
32*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ;
33*4882a593Smuzhiyun 	struct rk3188_msch *msch;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct dram_info {
37*4882a593Smuzhiyun 	struct chan_info chan[1];
38*4882a593Smuzhiyun 	struct ram_info info;
39*4882a593Smuzhiyun 	struct clk ddr_clk;
40*4882a593Smuzhiyun 	struct rk3188_cru *cru;
41*4882a593Smuzhiyun 	struct rk3188_grf *grf;
42*4882a593Smuzhiyun 	struct rk3188_sgrf *sgrf;
43*4882a593Smuzhiyun 	struct rk3188_pmu *pmu;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct rk3188_sdram_params {
47*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
48*4882a593Smuzhiyun 	struct dtd_rockchip_rk3188_dmc of_plat;
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun 	struct rk3288_sdram_channel ch[2];
51*4882a593Smuzhiyun 	struct rk3288_sdram_pctl_timing pctl_timing;
52*4882a593Smuzhiyun 	struct rk3288_sdram_phy_timing phy_timing;
53*4882a593Smuzhiyun 	struct rk3288_base_params base;
54*4882a593Smuzhiyun 	int num_channels;
55*4882a593Smuzhiyun 	struct regmap *map;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun const int ddrconf_table[] = {
59*4882a593Smuzhiyun 	/*
60*4882a593Smuzhiyun 	 * [5:4] row(13+n)
61*4882a593Smuzhiyun 	 * [1:0] col(9+n), assume bw=2
62*4882a593Smuzhiyun 	 * row	    col,bw
63*4882a593Smuzhiyun 	 */
64*4882a593Smuzhiyun 	0,
65*4882a593Smuzhiyun 	((2 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
66*4882a593Smuzhiyun 	((1 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
67*4882a593Smuzhiyun 	((0 << DDRCONF_ROW_SHIFT) | 1 << DDRCONF_COL_SHIFT),
68*4882a593Smuzhiyun 	((2 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
69*4882a593Smuzhiyun 	((1 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
70*4882a593Smuzhiyun 	((0 << DDRCONF_ROW_SHIFT) | 2 << DDRCONF_COL_SHIFT),
71*4882a593Smuzhiyun 	((1 << DDRCONF_ROW_SHIFT) | 0 << DDRCONF_COL_SHIFT),
72*4882a593Smuzhiyun 	((0 << DDRCONF_ROW_SHIFT) | 0 << DDRCONF_COL_SHIFT),
73*4882a593Smuzhiyun 	0,
74*4882a593Smuzhiyun 	0,
75*4882a593Smuzhiyun 	0,
76*4882a593Smuzhiyun 	0,
77*4882a593Smuzhiyun 	0,
78*4882a593Smuzhiyun 	0,
79*4882a593Smuzhiyun 	0,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define TEST_PATTEN	0x5aa5f00f
83*4882a593Smuzhiyun #define DQS_GATE_TRAINING_ERROR_RANK0	(1 << 4)
84*4882a593Smuzhiyun #define DQS_GATE_TRAINING_ERROR_RANK1	(2 << 4)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
copy_to_reg(u32 * dest,const u32 * src,u32 n)87*4882a593Smuzhiyun static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	int i;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	for (i = 0; i < n / sizeof(u32); i++) {
92*4882a593Smuzhiyun 		writel(*src, dest);
93*4882a593Smuzhiyun 		src++;
94*4882a593Smuzhiyun 		dest++;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
ddr_reset(struct rk3188_cru * cru,u32 ch,u32 ctl,u32 phy)98*4882a593Smuzhiyun static void ddr_reset(struct rk3188_cru *cru, u32 ch, u32 ctl, u32 phy)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	u32 phy_ctl_srstn_shift = 13;
101*4882a593Smuzhiyun 	u32 ctl_psrstn_shift = 11;
102*4882a593Smuzhiyun 	u32 ctl_srstn_shift = 10;
103*4882a593Smuzhiyun 	u32 phy_psrstn_shift = 9;
104*4882a593Smuzhiyun 	u32 phy_srstn_shift = 8;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_softrst_con[5],
107*4882a593Smuzhiyun 		     1 << phy_ctl_srstn_shift | 1 << ctl_psrstn_shift |
108*4882a593Smuzhiyun 		     1 << ctl_srstn_shift | 1 << phy_psrstn_shift |
109*4882a593Smuzhiyun 		     1 << phy_srstn_shift,
110*4882a593Smuzhiyun 		     phy << phy_ctl_srstn_shift | ctl << ctl_psrstn_shift |
111*4882a593Smuzhiyun 		     ctl << ctl_srstn_shift | phy << phy_psrstn_shift |
112*4882a593Smuzhiyun 		     phy << phy_srstn_shift);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
ddr_phy_ctl_reset(struct rk3188_cru * cru,u32 ch,u32 n)115*4882a593Smuzhiyun static void ddr_phy_ctl_reset(struct rk3188_cru *cru, u32 ch, u32 n)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	u32 phy_ctl_srstn_shift = 13;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_softrst_con[5],
120*4882a593Smuzhiyun 		     1 << phy_ctl_srstn_shift, n << phy_ctl_srstn_shift);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
phy_pctrl_reset(struct rk3188_cru * cru,struct rk3288_ddr_publ * publ,int channel)123*4882a593Smuzhiyun static void phy_pctrl_reset(struct rk3188_cru *cru,
124*4882a593Smuzhiyun 			    struct rk3288_ddr_publ *publ,
125*4882a593Smuzhiyun 			    int channel)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	int i;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	ddr_reset(cru, channel, 1, 1);
130*4882a593Smuzhiyun 	udelay(1);
131*4882a593Smuzhiyun 	clrbits_le32(&publ->acdllcr, ACDLLCR_DLLSRST);
132*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
133*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[i].dxdllcr, DXDLLCR_DLLSRST);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	udelay(10);
136*4882a593Smuzhiyun 	setbits_le32(&publ->acdllcr, ACDLLCR_DLLSRST);
137*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
138*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[i].dxdllcr, DXDLLCR_DLLSRST);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	udelay(10);
141*4882a593Smuzhiyun 	ddr_reset(cru, channel, 1, 0);
142*4882a593Smuzhiyun 	udelay(10);
143*4882a593Smuzhiyun 	ddr_reset(cru, channel, 0, 0);
144*4882a593Smuzhiyun 	udelay(10);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
phy_dll_bypass_set(struct rk3288_ddr_publ * publ,u32 freq)147*4882a593Smuzhiyun static void phy_dll_bypass_set(struct rk3288_ddr_publ *publ,
148*4882a593Smuzhiyun 	u32 freq)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	int i;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (freq <= 250000000) {
153*4882a593Smuzhiyun 		if (freq <= 150000000)
154*4882a593Smuzhiyun 			clrbits_le32(&publ->dllgcr, SBIAS_BYPASS);
155*4882a593Smuzhiyun 		else
156*4882a593Smuzhiyun 			setbits_le32(&publ->dllgcr, SBIAS_BYPASS);
157*4882a593Smuzhiyun 		setbits_le32(&publ->acdllcr, ACDLLCR_DLLDIS);
158*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
159*4882a593Smuzhiyun 			setbits_le32(&publ->datx8[i].dxdllcr,
160*4882a593Smuzhiyun 				     DXDLLCR_DLLDIS);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		setbits_le32(&publ->pir, PIR_DLLBYP);
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		clrbits_le32(&publ->dllgcr, SBIAS_BYPASS);
165*4882a593Smuzhiyun 		clrbits_le32(&publ->acdllcr, ACDLLCR_DLLDIS);
166*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
167*4882a593Smuzhiyun 			clrbits_le32(&publ->datx8[i].dxdllcr,
168*4882a593Smuzhiyun 				     DXDLLCR_DLLDIS);
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		clrbits_le32(&publ->pir, PIR_DLLBYP);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
dfi_cfg(struct rk3288_ddr_pctl * pctl,u32 dramtype)175*4882a593Smuzhiyun static void dfi_cfg(struct rk3288_ddr_pctl *pctl, u32 dramtype)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	writel(DFI_INIT_START, &pctl->dfistcfg0);
178*4882a593Smuzhiyun 	writel(DFI_DRAM_CLK_SR_EN | DFI_DRAM_CLK_DPD_EN,
179*4882a593Smuzhiyun 	       &pctl->dfistcfg1);
180*4882a593Smuzhiyun 	writel(DFI_PARITY_INTR_EN | DFI_PARITY_EN, &pctl->dfistcfg2);
181*4882a593Smuzhiyun 	writel(7 << TLP_RESP_TIME_SHIFT | LP_SR_EN | LP_PD_EN,
182*4882a593Smuzhiyun 	       &pctl->dfilpcfg0);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	writel(2 << TCTRL_DELAY_TIME_SHIFT, &pctl->dfitctrldelay);
185*4882a593Smuzhiyun 	writel(1 << TPHY_WRDATA_TIME_SHIFT, &pctl->dfitphywrdata);
186*4882a593Smuzhiyun 	writel(0xf << TPHY_RDLAT_TIME_SHIFT, &pctl->dfitphyrdlat);
187*4882a593Smuzhiyun 	writel(2 << TDRAM_CLK_DIS_TIME_SHIFT, &pctl->dfitdramclkdis);
188*4882a593Smuzhiyun 	writel(2 << TDRAM_CLK_EN_TIME_SHIFT, &pctl->dfitdramclken);
189*4882a593Smuzhiyun 	writel(1, &pctl->dfitphyupdtype0);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* cs0 and cs1 write odt enable */
192*4882a593Smuzhiyun 	writel((RANK0_ODT_WRITE_SEL | RANK1_ODT_WRITE_SEL),
193*4882a593Smuzhiyun 	       &pctl->dfiodtcfg);
194*4882a593Smuzhiyun 	/* odt write length */
195*4882a593Smuzhiyun 	writel(7 << ODT_LEN_BL8_W_SHIFT, &pctl->dfiodtcfg1);
196*4882a593Smuzhiyun 	/* phyupd and ctrlupd disabled */
197*4882a593Smuzhiyun 	writel(0, &pctl->dfiupdcfg);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
ddr_set_enable(struct rk3188_grf * grf,uint channel,bool enable)200*4882a593Smuzhiyun static void ddr_set_enable(struct rk3188_grf *grf, uint channel, bool enable)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	uint val = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (enable)
205*4882a593Smuzhiyun 		val = 1 << DDR_16BIT_EN_SHIFT;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	rk_clrsetreg(&grf->ddrc_con0, 1 << DDR_16BIT_EN_SHIFT, val);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
ddr_set_ddr3_mode(struct rk3188_grf * grf,uint channel,bool ddr3_mode)210*4882a593Smuzhiyun static void ddr_set_ddr3_mode(struct rk3188_grf *grf, uint channel,
211*4882a593Smuzhiyun 			      bool ddr3_mode)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	uint mask, val;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	mask = MSCH4_MAINDDR3_MASK << MSCH4_MAINDDR3_SHIFT;
216*4882a593Smuzhiyun 	val = ddr3_mode << MSCH4_MAINDDR3_SHIFT;
217*4882a593Smuzhiyun 	rk_clrsetreg(&grf->soc_con2, mask, val);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
ddr_rank_2_row15en(struct rk3188_grf * grf,bool enable)220*4882a593Smuzhiyun static void ddr_rank_2_row15en(struct rk3188_grf *grf, bool enable)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	uint mask, val;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	mask = RANK_TO_ROW15_EN_MASK << RANK_TO_ROW15_EN_SHIFT;
225*4882a593Smuzhiyun 	val = enable << RANK_TO_ROW15_EN_SHIFT;
226*4882a593Smuzhiyun 	rk_clrsetreg(&grf->soc_con2, mask, val);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
pctl_cfg(int channel,struct rk3288_ddr_pctl * pctl,struct rk3188_sdram_params * sdram_params,struct rk3188_grf * grf)229*4882a593Smuzhiyun static void pctl_cfg(int channel, struct rk3288_ddr_pctl *pctl,
230*4882a593Smuzhiyun 		     struct rk3188_sdram_params *sdram_params,
231*4882a593Smuzhiyun 		     struct rk3188_grf *grf)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	copy_to_reg(&pctl->togcnt1u, &sdram_params->pctl_timing.togcnt1u,
234*4882a593Smuzhiyun 		    sizeof(sdram_params->pctl_timing));
235*4882a593Smuzhiyun 	switch (sdram_params->base.dramtype) {
236*4882a593Smuzhiyun 	case DDR3:
237*4882a593Smuzhiyun 		if (sdram_params->phy_timing.mr[1] & DDR3_DLL_DISABLE) {
238*4882a593Smuzhiyun 			writel(sdram_params->pctl_timing.tcl - 3,
239*4882a593Smuzhiyun 			       &pctl->dfitrddataen);
240*4882a593Smuzhiyun 		} else {
241*4882a593Smuzhiyun 			writel(sdram_params->pctl_timing.tcl - 2,
242*4882a593Smuzhiyun 			       &pctl->dfitrddataen);
243*4882a593Smuzhiyun 		}
244*4882a593Smuzhiyun 		writel(sdram_params->pctl_timing.tcwl - 1,
245*4882a593Smuzhiyun 		       &pctl->dfitphywrlat);
246*4882a593Smuzhiyun 		writel(0 << MDDR_LPDDR2_CLK_STOP_IDLE_SHIFT | DDR3_EN |
247*4882a593Smuzhiyun 		       DDR2_DDR3_BL_8 | (6 - 4) << TFAW_SHIFT | PD_EXIT_SLOW |
248*4882a593Smuzhiyun 		       1 << PD_TYPE_SHIFT | 0 << PD_IDLE_SHIFT,
249*4882a593Smuzhiyun 		       &pctl->mcfg);
250*4882a593Smuzhiyun 		ddr_set_ddr3_mode(grf, channel, true);
251*4882a593Smuzhiyun 		ddr_set_enable(grf, channel, true);
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	setbits_le32(&pctl->scfg, 1);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
phy_cfg(const struct chan_info * chan,int channel,struct rk3188_sdram_params * sdram_params)258*4882a593Smuzhiyun static void phy_cfg(const struct chan_info *chan, int channel,
259*4882a593Smuzhiyun 		    struct rk3188_sdram_params *sdram_params)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
262*4882a593Smuzhiyun 	struct rk3188_msch *msch = chan->msch;
263*4882a593Smuzhiyun 	uint ddr_freq_mhz = sdram_params->base.ddr_freq / 1000000;
264*4882a593Smuzhiyun 	u32 dinit2;
265*4882a593Smuzhiyun 	int i;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	dinit2 = DIV_ROUND_UP(ddr_freq_mhz * 200000, 1000);
268*4882a593Smuzhiyun 	/* DDR PHY Timing */
269*4882a593Smuzhiyun 	copy_to_reg(&publ->dtpr[0], &sdram_params->phy_timing.dtpr0,
270*4882a593Smuzhiyun 		    sizeof(sdram_params->phy_timing));
271*4882a593Smuzhiyun 	writel(sdram_params->base.noc_timing, &msch->ddrtiming);
272*4882a593Smuzhiyun 	writel(0x3f, &msch->readlatency);
273*4882a593Smuzhiyun 	writel(DIV_ROUND_UP(ddr_freq_mhz * 5120, 1000) << PRT_DLLLOCK_SHIFT |
274*4882a593Smuzhiyun 	       DIV_ROUND_UP(ddr_freq_mhz * 50, 1000) << PRT_DLLSRST_SHIFT |
275*4882a593Smuzhiyun 	       8 << PRT_ITMSRST_SHIFT, &publ->ptr[0]);
276*4882a593Smuzhiyun 	writel(DIV_ROUND_UP(ddr_freq_mhz * 500000, 1000) << PRT_DINIT0_SHIFT |
277*4882a593Smuzhiyun 	       DIV_ROUND_UP(ddr_freq_mhz * 400, 1000) << PRT_DINIT1_SHIFT,
278*4882a593Smuzhiyun 	       &publ->ptr[1]);
279*4882a593Smuzhiyun 	writel(min(dinit2, 0x1ffffU) << PRT_DINIT2_SHIFT |
280*4882a593Smuzhiyun 	       DIV_ROUND_UP(ddr_freq_mhz * 1000, 1000) << PRT_DINIT3_SHIFT,
281*4882a593Smuzhiyun 	       &publ->ptr[2]);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	switch (sdram_params->base.dramtype) {
284*4882a593Smuzhiyun 	case DDR3:
285*4882a593Smuzhiyun 		clrbits_le32(&publ->pgcr, 0x1f);
286*4882a593Smuzhiyun 		clrsetbits_le32(&publ->dcr, DDRMD_MASK << DDRMD_SHIFT,
287*4882a593Smuzhiyun 				DDRMD_DDR3 << DDRMD_SHIFT);
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 	if (sdram_params->base.odt) {
291*4882a593Smuzhiyun 		/*dynamic RTT enable */
292*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
293*4882a593Smuzhiyun 			setbits_le32(&publ->datx8[i].dxgcr, DQSRTT | DQRTT);
294*4882a593Smuzhiyun 	} else {
295*4882a593Smuzhiyun 		/*dynamic RTT disable */
296*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
297*4882a593Smuzhiyun 			clrbits_le32(&publ->datx8[i].dxgcr, DQSRTT | DQRTT);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
phy_init(struct rk3288_ddr_publ * publ)301*4882a593Smuzhiyun static void phy_init(struct rk3288_ddr_publ *publ)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	setbits_le32(&publ->pir, PIR_INIT | PIR_DLLSRST
304*4882a593Smuzhiyun 		| PIR_DLLLOCK | PIR_ZCAL | PIR_ITMSRST | PIR_CLRSR);
305*4882a593Smuzhiyun 	udelay(1);
306*4882a593Smuzhiyun 	while ((readl(&publ->pgsr) &
307*4882a593Smuzhiyun 		(PGSR_IDONE | PGSR_DLDONE | PGSR_ZCDONE)) !=
308*4882a593Smuzhiyun 		(PGSR_IDONE | PGSR_DLDONE | PGSR_ZCDONE))
309*4882a593Smuzhiyun 		;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
send_command(struct rk3288_ddr_pctl * pctl,u32 rank,u32 cmd,u32 arg)312*4882a593Smuzhiyun static void send_command(struct rk3288_ddr_pctl *pctl, u32 rank,
313*4882a593Smuzhiyun 			 u32 cmd, u32 arg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	writel((START_CMD | (rank << 20) | arg | cmd), &pctl->mcmd);
316*4882a593Smuzhiyun 	udelay(1);
317*4882a593Smuzhiyun 	while (readl(&pctl->mcmd) & START_CMD)
318*4882a593Smuzhiyun 		;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
send_command_op(struct rk3288_ddr_pctl * pctl,u32 rank,u32 cmd,u32 ma,u32 op)321*4882a593Smuzhiyun static inline void send_command_op(struct rk3288_ddr_pctl *pctl,
322*4882a593Smuzhiyun 				   u32 rank, u32 cmd, u32 ma, u32 op)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	send_command(pctl, rank, cmd, (ma & LPDDR2_MA_MASK) << LPDDR2_MA_SHIFT |
325*4882a593Smuzhiyun 		     (op & LPDDR2_OP_MASK) << LPDDR2_OP_SHIFT);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
memory_init(struct rk3288_ddr_publ * publ,u32 dramtype)328*4882a593Smuzhiyun static void memory_init(struct rk3288_ddr_publ *publ,
329*4882a593Smuzhiyun 			u32 dramtype)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	setbits_le32(&publ->pir,
332*4882a593Smuzhiyun 		     (PIR_INIT | PIR_DRAMINIT | PIR_LOCKBYP
333*4882a593Smuzhiyun 		      | PIR_ZCALBYP | PIR_CLRSR | PIR_ICPC
334*4882a593Smuzhiyun 		      | (dramtype == DDR3 ? PIR_DRAMRST : 0)));
335*4882a593Smuzhiyun 	udelay(1);
336*4882a593Smuzhiyun 	while ((readl(&publ->pgsr) & (PGSR_IDONE | PGSR_DLDONE))
337*4882a593Smuzhiyun 		!= (PGSR_IDONE | PGSR_DLDONE))
338*4882a593Smuzhiyun 		;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
move_to_config_state(struct rk3288_ddr_publ * publ,struct rk3288_ddr_pctl * pctl)341*4882a593Smuzhiyun static void move_to_config_state(struct rk3288_ddr_publ *publ,
342*4882a593Smuzhiyun 				 struct rk3288_ddr_pctl *pctl)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	unsigned int state;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	while (1) {
347*4882a593Smuzhiyun 		state = readl(&pctl->stat) & PCTL_STAT_MSK;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		switch (state) {
350*4882a593Smuzhiyun 		case LOW_POWER:
351*4882a593Smuzhiyun 			writel(WAKEUP_STATE, &pctl->sctl);
352*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MSK)
353*4882a593Smuzhiyun 				!= ACCESS)
354*4882a593Smuzhiyun 				;
355*4882a593Smuzhiyun 			/* wait DLL lock */
356*4882a593Smuzhiyun 			while ((readl(&publ->pgsr) & PGSR_DLDONE)
357*4882a593Smuzhiyun 				!= PGSR_DLDONE)
358*4882a593Smuzhiyun 				;
359*4882a593Smuzhiyun 			/*
360*4882a593Smuzhiyun 			 * if at low power state,need wakeup first,
361*4882a593Smuzhiyun 			 * and then enter the config, so
362*4882a593Smuzhiyun 			 * fallthrough
363*4882a593Smuzhiyun 			 */
364*4882a593Smuzhiyun 		case ACCESS:
365*4882a593Smuzhiyun 			/* fallthrough */
366*4882a593Smuzhiyun 		case INIT_MEM:
367*4882a593Smuzhiyun 			writel(CFG_STATE, &pctl->sctl);
368*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MSK) != CONFIG)
369*4882a593Smuzhiyun 				;
370*4882a593Smuzhiyun 			break;
371*4882a593Smuzhiyun 		case CONFIG:
372*4882a593Smuzhiyun 			return;
373*4882a593Smuzhiyun 		default:
374*4882a593Smuzhiyun 			break;
375*4882a593Smuzhiyun 		}
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
set_bandwidth_ratio(const struct chan_info * chan,int channel,u32 n,struct rk3188_grf * grf)379*4882a593Smuzhiyun static void set_bandwidth_ratio(const struct chan_info *chan, int channel,
380*4882a593Smuzhiyun 				u32 n, struct rk3188_grf *grf)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct rk3288_ddr_pctl *pctl = chan->pctl;
383*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
384*4882a593Smuzhiyun 	struct rk3188_msch *msch = chan->msch;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (n == 1) {
387*4882a593Smuzhiyun 		setbits_le32(&pctl->ppcfg, 1);
388*4882a593Smuzhiyun 		ddr_set_enable(grf, channel, 1);
389*4882a593Smuzhiyun 		setbits_le32(&msch->ddrtiming, 1 << 31);
390*4882a593Smuzhiyun 		/* Data Byte disable*/
391*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[2].dxgcr, 1);
392*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[3].dxgcr, 1);
393*4882a593Smuzhiyun 		/* disable DLL */
394*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLDIS);
395*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLDIS);
396*4882a593Smuzhiyun 	} else {
397*4882a593Smuzhiyun 		clrbits_le32(&pctl->ppcfg, 1);
398*4882a593Smuzhiyun 		ddr_set_enable(grf, channel, 0);
399*4882a593Smuzhiyun 		clrbits_le32(&msch->ddrtiming, 1 << 31);
400*4882a593Smuzhiyun 		/* Data Byte enable*/
401*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[2].dxgcr, 1);
402*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[3].dxgcr, 1);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		/* enable DLL */
405*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLDIS);
406*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLDIS);
407*4882a593Smuzhiyun 		/* reset DLL */
408*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLSRST);
409*4882a593Smuzhiyun 		clrbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLSRST);
410*4882a593Smuzhiyun 		udelay(10);
411*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[2].dxdllcr, DXDLLCR_DLLSRST);
412*4882a593Smuzhiyun 		setbits_le32(&publ->datx8[3].dxdllcr, DXDLLCR_DLLSRST);
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	setbits_le32(&pctl->dfistcfg0, 1 << 2);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
data_training(const struct chan_info * chan,int channel,struct rk3188_sdram_params * sdram_params)417*4882a593Smuzhiyun static int data_training(const struct chan_info *chan, int channel,
418*4882a593Smuzhiyun 			 struct rk3188_sdram_params *sdram_params)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	unsigned int j;
421*4882a593Smuzhiyun 	int ret = 0;
422*4882a593Smuzhiyun 	u32 rank;
423*4882a593Smuzhiyun 	int i;
424*4882a593Smuzhiyun 	u32 step[2] = { PIR_QSTRN, PIR_RVTRN };
425*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
426*4882a593Smuzhiyun 	struct rk3288_ddr_pctl *pctl = chan->pctl;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* disable auto refresh */
429*4882a593Smuzhiyun 	writel(0, &pctl->trefi);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (sdram_params->base.dramtype != LPDDR3)
432*4882a593Smuzhiyun 		setbits_le32(&publ->pgcr, 1 << PGCR_DQSCFG_SHIFT);
433*4882a593Smuzhiyun 	rank = sdram_params->ch[channel].rank | 1;
434*4882a593Smuzhiyun 	for (j = 0; j < ARRAY_SIZE(step); j++) {
435*4882a593Smuzhiyun 		/*
436*4882a593Smuzhiyun 		 * trigger QSTRN and RVTRN
437*4882a593Smuzhiyun 		 * clear DTDONE status
438*4882a593Smuzhiyun 		 */
439*4882a593Smuzhiyun 		setbits_le32(&publ->pir, PIR_CLRSR);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		/* trigger DTT */
442*4882a593Smuzhiyun 		setbits_le32(&publ->pir,
443*4882a593Smuzhiyun 			     PIR_INIT | step[j] | PIR_LOCKBYP | PIR_ZCALBYP |
444*4882a593Smuzhiyun 			     PIR_CLRSR);
445*4882a593Smuzhiyun 		udelay(1);
446*4882a593Smuzhiyun 		/* wait echo byte DTDONE */
447*4882a593Smuzhiyun 		while ((readl(&publ->datx8[0].dxgsr[0]) & rank)
448*4882a593Smuzhiyun 			!= rank)
449*4882a593Smuzhiyun 			;
450*4882a593Smuzhiyun 		while ((readl(&publ->datx8[1].dxgsr[0]) & rank)
451*4882a593Smuzhiyun 			!= rank)
452*4882a593Smuzhiyun 			;
453*4882a593Smuzhiyun 		if (!(readl(&pctl->ppcfg) & 1)) {
454*4882a593Smuzhiyun 			while ((readl(&publ->datx8[2].dxgsr[0])
455*4882a593Smuzhiyun 				& rank) != rank)
456*4882a593Smuzhiyun 				;
457*4882a593Smuzhiyun 			while ((readl(&publ->datx8[3].dxgsr[0])
458*4882a593Smuzhiyun 				& rank) != rank)
459*4882a593Smuzhiyun 				;
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 		if (readl(&publ->pgsr) &
462*4882a593Smuzhiyun 		    (PGSR_DTERR | PGSR_RVERR | PGSR_RVEIRR)) {
463*4882a593Smuzhiyun 			ret = -1;
464*4882a593Smuzhiyun 			break;
465*4882a593Smuzhiyun 		}
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 	/* send some auto refresh to complement the lost while DTT */
468*4882a593Smuzhiyun 	for (i = 0; i < (rank > 1 ? 8 : 4); i++)
469*4882a593Smuzhiyun 		send_command(pctl, rank, REF_CMD, 0);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (sdram_params->base.dramtype != LPDDR3)
472*4882a593Smuzhiyun 		clrbits_le32(&publ->pgcr, 1 << PGCR_DQSCFG_SHIFT);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* resume auto refresh */
475*4882a593Smuzhiyun 	writel(sdram_params->pctl_timing.trefi, &pctl->trefi);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return ret;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
move_to_access_state(const struct chan_info * chan)480*4882a593Smuzhiyun static void move_to_access_state(const struct chan_info *chan)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
483*4882a593Smuzhiyun 	struct rk3288_ddr_pctl *pctl = chan->pctl;
484*4882a593Smuzhiyun 	unsigned int state;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	while (1) {
487*4882a593Smuzhiyun 		state = readl(&pctl->stat) & PCTL_STAT_MSK;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 		switch (state) {
490*4882a593Smuzhiyun 		case LOW_POWER:
491*4882a593Smuzhiyun 			if (((readl(&pctl->stat) >> LP_TRIG_SHIFT) &
492*4882a593Smuzhiyun 					LP_TRIG_MASK) == 1)
493*4882a593Smuzhiyun 				return;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 			writel(WAKEUP_STATE, &pctl->sctl);
496*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MSK) != ACCESS)
497*4882a593Smuzhiyun 				;
498*4882a593Smuzhiyun 			/* wait DLL lock */
499*4882a593Smuzhiyun 			while ((readl(&publ->pgsr) & PGSR_DLDONE)
500*4882a593Smuzhiyun 				!= PGSR_DLDONE)
501*4882a593Smuzhiyun 				;
502*4882a593Smuzhiyun 			break;
503*4882a593Smuzhiyun 		case INIT_MEM:
504*4882a593Smuzhiyun 			writel(CFG_STATE, &pctl->sctl);
505*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MSK) != CONFIG)
506*4882a593Smuzhiyun 				;
507*4882a593Smuzhiyun 			/* fallthrough */
508*4882a593Smuzhiyun 		case CONFIG:
509*4882a593Smuzhiyun 			writel(GO_STATE, &pctl->sctl);
510*4882a593Smuzhiyun 			while ((readl(&pctl->stat) & PCTL_STAT_MSK) == CONFIG)
511*4882a593Smuzhiyun 				;
512*4882a593Smuzhiyun 			break;
513*4882a593Smuzhiyun 		case ACCESS:
514*4882a593Smuzhiyun 			return;
515*4882a593Smuzhiyun 		default:
516*4882a593Smuzhiyun 			break;
517*4882a593Smuzhiyun 		}
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
dram_cfg_rbc(const struct chan_info * chan,u32 chnum,struct rk3188_sdram_params * sdram_params)521*4882a593Smuzhiyun static void dram_cfg_rbc(const struct chan_info *chan, u32 chnum,
522*4882a593Smuzhiyun 			 struct rk3188_sdram_params *sdram_params)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (sdram_params->ch[chnum].bk == 3)
527*4882a593Smuzhiyun 		clrsetbits_le32(&publ->dcr, PDQ_MASK << PDQ_SHIFT,
528*4882a593Smuzhiyun 				1 << PDQ_SHIFT);
529*4882a593Smuzhiyun 	else
530*4882a593Smuzhiyun 		clrbits_le32(&publ->dcr, PDQ_MASK << PDQ_SHIFT);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	writel(sdram_params->base.ddrconfig, &chan->msch->ddrconf);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
dram_all_config(const struct dram_info * dram,struct rk3188_sdram_params * sdram_params)535*4882a593Smuzhiyun static void dram_all_config(const struct dram_info *dram,
536*4882a593Smuzhiyun 			    struct rk3188_sdram_params *sdram_params)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	unsigned int chan;
539*4882a593Smuzhiyun 	u32 sys_reg = 0;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	sys_reg |= sdram_params->base.dramtype << SYS_REG_DDRTYPE_SHIFT;
542*4882a593Smuzhiyun 	sys_reg |= (sdram_params->num_channels - 1) << SYS_REG_NUM_CH_SHIFT;
543*4882a593Smuzhiyun 	for (chan = 0; chan < sdram_params->num_channels; chan++) {
544*4882a593Smuzhiyun 		const struct rk3288_sdram_channel *info =
545*4882a593Smuzhiyun 			&sdram_params->ch[chan];
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		sys_reg |= info->row_3_4 << SYS_REG_ROW_3_4_SHIFT(chan);
548*4882a593Smuzhiyun 		sys_reg |= 1 << SYS_REG_CHINFO_SHIFT(chan);
549*4882a593Smuzhiyun 		sys_reg |= (info->rank - 1) << SYS_REG_RANK_SHIFT(chan);
550*4882a593Smuzhiyun 		sys_reg |= (info->col - 9) << SYS_REG_COL_SHIFT(chan);
551*4882a593Smuzhiyun 		sys_reg |= info->bk == 3 ? 0 : 1 << SYS_REG_BK_SHIFT(chan);
552*4882a593Smuzhiyun 		sys_reg |= (info->cs0_row - 13) << SYS_REG_CS0_ROW_SHIFT(chan);
553*4882a593Smuzhiyun 		sys_reg |= (info->cs1_row - 13) << SYS_REG_CS1_ROW_SHIFT(chan);
554*4882a593Smuzhiyun 		sys_reg |= (2 >> info->bw) << SYS_REG_BW_SHIFT(chan);
555*4882a593Smuzhiyun 		sys_reg |= (2 >> info->dbw) << SYS_REG_DBW_SHIFT(chan);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		dram_cfg_rbc(&dram->chan[chan], chan, sdram_params);
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 	if (sdram_params->ch[0].rank == 2)
560*4882a593Smuzhiyun 		ddr_rank_2_row15en(dram->grf, 0);
561*4882a593Smuzhiyun 	else
562*4882a593Smuzhiyun 		ddr_rank_2_row15en(dram->grf, 1);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	writel(sys_reg, &dram->pmu->sys_reg[2]);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
sdram_rank_bw_detect(struct dram_info * dram,int channel,struct rk3188_sdram_params * sdram_params)567*4882a593Smuzhiyun static int sdram_rank_bw_detect(struct dram_info *dram, int channel,
568*4882a593Smuzhiyun 		struct rk3188_sdram_params *sdram_params)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	int reg;
571*4882a593Smuzhiyun 	int need_trainig = 0;
572*4882a593Smuzhiyun 	const struct chan_info *chan = &dram->chan[channel];
573*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	ddr_rank_2_row15en(dram->grf, 0);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (data_training(chan, channel, sdram_params) < 0) {
578*4882a593Smuzhiyun 		printf("first data training fail!\n");
579*4882a593Smuzhiyun 		reg = readl(&publ->datx8[0].dxgsr[0]);
580*4882a593Smuzhiyun 		/* Check the result for rank 0 */
581*4882a593Smuzhiyun 		if ((channel == 0) && (reg & DQS_GATE_TRAINING_ERROR_RANK0)) {
582*4882a593Smuzhiyun 			printf("data training fail!\n");
583*4882a593Smuzhiyun 			return -EIO;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		/* Check the result for rank 1 */
587*4882a593Smuzhiyun 		if (reg & DQS_GATE_TRAINING_ERROR_RANK1) {
588*4882a593Smuzhiyun 			sdram_params->ch[channel].rank = 1;
589*4882a593Smuzhiyun 			clrsetbits_le32(&publ->pgcr, 0xF << 18,
590*4882a593Smuzhiyun 					sdram_params->ch[channel].rank << 18);
591*4882a593Smuzhiyun 			need_trainig = 1;
592*4882a593Smuzhiyun 		}
593*4882a593Smuzhiyun 		reg = readl(&publ->datx8[2].dxgsr[0]);
594*4882a593Smuzhiyun 		if (reg & (1 << 4)) {
595*4882a593Smuzhiyun 			sdram_params->ch[channel].bw = 1;
596*4882a593Smuzhiyun 			set_bandwidth_ratio(chan, channel,
597*4882a593Smuzhiyun 					    sdram_params->ch[channel].bw,
598*4882a593Smuzhiyun 					    dram->grf);
599*4882a593Smuzhiyun 			need_trainig = 1;
600*4882a593Smuzhiyun 		}
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 	/* Assume the Die bit width are the same with the chip bit width */
603*4882a593Smuzhiyun 	sdram_params->ch[channel].dbw = sdram_params->ch[channel].bw;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (need_trainig &&
606*4882a593Smuzhiyun 	    (data_training(chan, channel, sdram_params) < 0)) {
607*4882a593Smuzhiyun 		if (sdram_params->base.dramtype == LPDDR3) {
608*4882a593Smuzhiyun 			ddr_phy_ctl_reset(dram->cru, channel, 1);
609*4882a593Smuzhiyun 			udelay(10);
610*4882a593Smuzhiyun 			ddr_phy_ctl_reset(dram->cru, channel, 0);
611*4882a593Smuzhiyun 			udelay(10);
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 		printf("2nd data training failed!");
614*4882a593Smuzhiyun 		return -EIO;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return 0;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun  * Detect ram columns and rows.
622*4882a593Smuzhiyun  * @dram: dram info struct
623*4882a593Smuzhiyun  * @channel: channel number to handle
624*4882a593Smuzhiyun  * @sdram_params: sdram parameters, function will fill in col and row values
625*4882a593Smuzhiyun  *
626*4882a593Smuzhiyun  * Returns 0 or negative on error.
627*4882a593Smuzhiyun  */
sdram_col_row_detect(struct dram_info * dram,int channel,struct rk3188_sdram_params * sdram_params)628*4882a593Smuzhiyun static int sdram_col_row_detect(struct dram_info *dram, int channel,
629*4882a593Smuzhiyun 		struct rk3188_sdram_params *sdram_params)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	int row, col;
632*4882a593Smuzhiyun 	unsigned int addr;
633*4882a593Smuzhiyun 	const struct chan_info *chan = &dram->chan[channel];
634*4882a593Smuzhiyun 	struct rk3288_ddr_pctl *pctl = chan->pctl;
635*4882a593Smuzhiyun 	struct rk3288_ddr_publ *publ = chan->publ;
636*4882a593Smuzhiyun 	int ret = 0;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* Detect col */
639*4882a593Smuzhiyun 	for (col = 11; col >= 9; col--) {
640*4882a593Smuzhiyun 		writel(0, CONFIG_SYS_SDRAM_BASE);
641*4882a593Smuzhiyun 		addr = CONFIG_SYS_SDRAM_BASE +
642*4882a593Smuzhiyun 			(1 << (col + sdram_params->ch[channel].bw - 1));
643*4882a593Smuzhiyun 		writel(TEST_PATTEN, addr);
644*4882a593Smuzhiyun 		if ((readl(addr) == TEST_PATTEN) &&
645*4882a593Smuzhiyun 		    (readl(CONFIG_SYS_SDRAM_BASE) == 0))
646*4882a593Smuzhiyun 			break;
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 	if (col == 8) {
649*4882a593Smuzhiyun 		printf("Col detect error\n");
650*4882a593Smuzhiyun 		ret = -EINVAL;
651*4882a593Smuzhiyun 		goto out;
652*4882a593Smuzhiyun 	} else {
653*4882a593Smuzhiyun 		sdram_params->ch[channel].col = col;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	ddr_rank_2_row15en(dram->grf, 1);
657*4882a593Smuzhiyun 	move_to_config_state(publ, pctl);
658*4882a593Smuzhiyun 	writel(1, &chan->msch->ddrconf);
659*4882a593Smuzhiyun 	move_to_access_state(chan);
660*4882a593Smuzhiyun 	/* Detect row, max 15,min13 in rk3188*/
661*4882a593Smuzhiyun 	for (row = 16; row >= 13; row--) {
662*4882a593Smuzhiyun 		writel(0, CONFIG_SYS_SDRAM_BASE);
663*4882a593Smuzhiyun 		addr = CONFIG_SYS_SDRAM_BASE + (1 << (row + 15 - 1));
664*4882a593Smuzhiyun 		writel(TEST_PATTEN, addr);
665*4882a593Smuzhiyun 		if ((readl(addr) == TEST_PATTEN) &&
666*4882a593Smuzhiyun 		    (readl(CONFIG_SYS_SDRAM_BASE) == 0))
667*4882a593Smuzhiyun 			break;
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 	if (row == 12) {
670*4882a593Smuzhiyun 		printf("Row detect error\n");
671*4882a593Smuzhiyun 		ret = -EINVAL;
672*4882a593Smuzhiyun 	} else {
673*4882a593Smuzhiyun 		sdram_params->ch[channel].cs1_row = row;
674*4882a593Smuzhiyun 		sdram_params->ch[channel].row_3_4 = 0;
675*4882a593Smuzhiyun 		debug("chn %d col %d, row %d\n", channel, col, row);
676*4882a593Smuzhiyun 		sdram_params->ch[channel].cs0_row = row;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun out:
680*4882a593Smuzhiyun 	return ret;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
sdram_get_niu_config(struct rk3188_sdram_params * sdram_params)683*4882a593Smuzhiyun static int sdram_get_niu_config(struct rk3188_sdram_params *sdram_params)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	int i, tmp, size, row, ret = 0;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	row = sdram_params->ch[0].cs0_row;
688*4882a593Smuzhiyun 	/*
689*4882a593Smuzhiyun 	 * RK3188 share the rank and row bit15, we use same ddr config for 15bit
690*4882a593Smuzhiyun 	 * and 16bit row
691*4882a593Smuzhiyun 	 */
692*4882a593Smuzhiyun 	if (row == 16)
693*4882a593Smuzhiyun 		row = 15;
694*4882a593Smuzhiyun 	tmp = sdram_params->ch[0].col - 9;
695*4882a593Smuzhiyun 	tmp -= (sdram_params->ch[0].bw == 2) ? 0 : 1;
696*4882a593Smuzhiyun 	tmp |= ((row - 13) << 4);
697*4882a593Smuzhiyun 	size = sizeof(ddrconf_table)/sizeof(ddrconf_table[0]);
698*4882a593Smuzhiyun 	for (i = 0; i < size; i++)
699*4882a593Smuzhiyun 		if (tmp == ddrconf_table[i])
700*4882a593Smuzhiyun 			break;
701*4882a593Smuzhiyun 	if (i >= size) {
702*4882a593Smuzhiyun 		printf("niu config not found\n");
703*4882a593Smuzhiyun 		ret = -EINVAL;
704*4882a593Smuzhiyun 	} else {
705*4882a593Smuzhiyun 		debug("niu config %d\n", i);
706*4882a593Smuzhiyun 		sdram_params->base.ddrconfig = i;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
sdram_init(struct dram_info * dram,struct rk3188_sdram_params * sdram_params)712*4882a593Smuzhiyun static int sdram_init(struct dram_info *dram,
713*4882a593Smuzhiyun 		      struct rk3188_sdram_params *sdram_params)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	int channel;
716*4882a593Smuzhiyun 	int zqcr;
717*4882a593Smuzhiyun 	int ret;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if ((sdram_params->base.dramtype == DDR3 &&
720*4882a593Smuzhiyun 	     sdram_params->base.ddr_freq > 800000000)) {
721*4882a593Smuzhiyun 		printf("SDRAM frequency is too high!");
722*4882a593Smuzhiyun 		return -E2BIG;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	ret = clk_set_rate(&dram->ddr_clk, sdram_params->base.ddr_freq);
726*4882a593Smuzhiyun 	if (ret) {
727*4882a593Smuzhiyun 		printf("Could not set DDR clock\n");
728*4882a593Smuzhiyun 		return ret;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	for (channel = 0; channel < 1; channel++) {
732*4882a593Smuzhiyun 		const struct chan_info *chan = &dram->chan[channel];
733*4882a593Smuzhiyun 		struct rk3288_ddr_pctl *pctl = chan->pctl;
734*4882a593Smuzhiyun 		struct rk3288_ddr_publ *publ = chan->publ;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		phy_pctrl_reset(dram->cru, publ, channel);
737*4882a593Smuzhiyun 		phy_dll_bypass_set(publ, sdram_params->base.ddr_freq);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		dfi_cfg(pctl, sdram_params->base.dramtype);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		pctl_cfg(channel, pctl, sdram_params, dram->grf);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		phy_cfg(chan, channel, sdram_params);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		phy_init(publ);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		writel(POWER_UP_START, &pctl->powctl);
748*4882a593Smuzhiyun 		while (!(readl(&pctl->powstat) & POWER_UP_DONE))
749*4882a593Smuzhiyun 			;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 		memory_init(publ, sdram_params->base.dramtype);
752*4882a593Smuzhiyun 		move_to_config_state(publ, pctl);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		/* Using 32bit bus width for detect */
755*4882a593Smuzhiyun 		sdram_params->ch[channel].bw = 2;
756*4882a593Smuzhiyun 		set_bandwidth_ratio(chan, channel,
757*4882a593Smuzhiyun 				    sdram_params->ch[channel].bw, dram->grf);
758*4882a593Smuzhiyun 		/*
759*4882a593Smuzhiyun 		 * set cs, using n=3 for detect
760*4882a593Smuzhiyun 		 * CS0, n=1
761*4882a593Smuzhiyun 		 * CS1, n=2
762*4882a593Smuzhiyun 		 * CS0 & CS1, n = 3
763*4882a593Smuzhiyun 		 */
764*4882a593Smuzhiyun 		sdram_params->ch[channel].rank = 2,
765*4882a593Smuzhiyun 		clrsetbits_le32(&publ->pgcr, 0xF << 18,
766*4882a593Smuzhiyun 				(sdram_params->ch[channel].rank | 1) << 18);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		/* DS=40ohm,ODT=155ohm */
769*4882a593Smuzhiyun 		zqcr = 1 << ZDEN_SHIFT | 2 << PU_ONDIE_SHIFT |
770*4882a593Smuzhiyun 			2 << PD_ONDIE_SHIFT | 0x19 << PU_OUTPUT_SHIFT |
771*4882a593Smuzhiyun 			0x19 << PD_OUTPUT_SHIFT;
772*4882a593Smuzhiyun 		writel(zqcr, &publ->zq1cr[0]);
773*4882a593Smuzhiyun 		writel(zqcr, &publ->zq0cr[0]);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		/* Detect the rank and bit-width with data-training */
776*4882a593Smuzhiyun 		writel(1, &chan->msch->ddrconf);
777*4882a593Smuzhiyun 		sdram_rank_bw_detect(dram, channel, sdram_params);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		if (sdram_params->base.dramtype == LPDDR3) {
780*4882a593Smuzhiyun 			u32 i;
781*4882a593Smuzhiyun 			writel(0, &pctl->mrrcfg0);
782*4882a593Smuzhiyun 			for (i = 0; i < 17; i++)
783*4882a593Smuzhiyun 				send_command_op(pctl, 1, MRR_CMD, i, 0);
784*4882a593Smuzhiyun 		}
785*4882a593Smuzhiyun 		writel(4, &chan->msch->ddrconf);
786*4882a593Smuzhiyun 		move_to_access_state(chan);
787*4882a593Smuzhiyun 		/* DDR3 and LPDDR3 are always 8 bank, no need detect */
788*4882a593Smuzhiyun 		sdram_params->ch[channel].bk = 3;
789*4882a593Smuzhiyun 		/* Detect Col and Row number*/
790*4882a593Smuzhiyun 		ret = sdram_col_row_detect(dram, channel, sdram_params);
791*4882a593Smuzhiyun 		if (ret)
792*4882a593Smuzhiyun 			goto error;
793*4882a593Smuzhiyun 	}
794*4882a593Smuzhiyun 	/* Find NIU DDR configuration */
795*4882a593Smuzhiyun 	ret = sdram_get_niu_config(sdram_params);
796*4882a593Smuzhiyun 	if (ret)
797*4882a593Smuzhiyun 		goto error;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dram_all_config(dram, sdram_params);
800*4882a593Smuzhiyun 	debug("%s done\n", __func__);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun error:
804*4882a593Smuzhiyun 	printf("DRAM init failed!\n");
805*4882a593Smuzhiyun 	hang();
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
setup_sdram(struct udevice * dev)808*4882a593Smuzhiyun static int setup_sdram(struct udevice *dev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
811*4882a593Smuzhiyun 	struct rk3188_sdram_params *params = dev_get_platdata(dev);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return sdram_init(priv, params);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
rk3188_dmc_ofdata_to_platdata(struct udevice * dev)816*4882a593Smuzhiyun static int rk3188_dmc_ofdata_to_platdata(struct udevice *dev)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
819*4882a593Smuzhiyun 	struct rk3188_sdram_params *params = dev_get_platdata(dev);
820*4882a593Smuzhiyun 	int ret;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* rk3188 supports only one-channel */
823*4882a593Smuzhiyun 	params->num_channels = 1;
824*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,pctl-timing",
825*4882a593Smuzhiyun 				 (u32 *)&params->pctl_timing,
826*4882a593Smuzhiyun 				 sizeof(params->pctl_timing) / sizeof(u32));
827*4882a593Smuzhiyun 	if (ret) {
828*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,pctl-timing\n", __func__);
829*4882a593Smuzhiyun 		return -EINVAL;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,phy-timing",
832*4882a593Smuzhiyun 				 (u32 *)&params->phy_timing,
833*4882a593Smuzhiyun 				 sizeof(params->phy_timing) / sizeof(u32));
834*4882a593Smuzhiyun 	if (ret) {
835*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,phy-timing\n", __func__);
836*4882a593Smuzhiyun 		return -EINVAL;
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 	ret = dev_read_u32_array(dev, "rockchip,sdram-params",
839*4882a593Smuzhiyun 				 (u32 *)&params->base,
840*4882a593Smuzhiyun 				 sizeof(params->base) / sizeof(u32));
841*4882a593Smuzhiyun 	if (ret) {
842*4882a593Smuzhiyun 		printf("%s: Cannot read rockchip,sdram-params\n", __func__);
843*4882a593Smuzhiyun 		return -EINVAL;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 	ret = regmap_init_mem(dev, &params->map);
846*4882a593Smuzhiyun 	if (ret)
847*4882a593Smuzhiyun 		return ret;
848*4882a593Smuzhiyun #endif
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)855*4882a593Smuzhiyun static int conv_of_platdata(struct udevice *dev)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct rk3188_sdram_params *plat = dev_get_platdata(dev);
858*4882a593Smuzhiyun 	struct dtd_rockchip_rk3188_dmc *of_plat = &plat->of_plat;
859*4882a593Smuzhiyun 	int ret;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	memcpy(&plat->pctl_timing, of_plat->rockchip_pctl_timing,
862*4882a593Smuzhiyun 	       sizeof(plat->pctl_timing));
863*4882a593Smuzhiyun 	memcpy(&plat->phy_timing, of_plat->rockchip_phy_timing,
864*4882a593Smuzhiyun 	       sizeof(plat->phy_timing));
865*4882a593Smuzhiyun 	memcpy(&plat->base, of_plat->rockchip_sdram_params, sizeof(plat->base));
866*4882a593Smuzhiyun 	/* rk3188 supports dual-channel, set default channel num to 2 */
867*4882a593Smuzhiyun 	plat->num_channels = 1;
868*4882a593Smuzhiyun 	ret = regmap_init_mem_platdata(dev, of_plat->reg,
869*4882a593Smuzhiyun 				       ARRAY_SIZE(of_plat->reg) / 2,
870*4882a593Smuzhiyun 				       &plat->map);
871*4882a593Smuzhiyun 	if (ret)
872*4882a593Smuzhiyun 		return ret;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	return 0;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun #endif
877*4882a593Smuzhiyun 
rk3188_dmc_probe(struct udevice * dev)878*4882a593Smuzhiyun static int rk3188_dmc_probe(struct udevice *dev)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
881*4882a593Smuzhiyun 	struct rk3188_sdram_params *plat = dev_get_platdata(dev);
882*4882a593Smuzhiyun 	struct regmap *map;
883*4882a593Smuzhiyun 	struct udevice *dev_clk;
884*4882a593Smuzhiyun 	int ret;
885*4882a593Smuzhiyun #endif
886*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	priv->pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
891*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
892*4882a593Smuzhiyun 	ret = conv_of_platdata(dev);
893*4882a593Smuzhiyun 	if (ret)
894*4882a593Smuzhiyun 		return ret;
895*4882a593Smuzhiyun #endif
896*4882a593Smuzhiyun 	map = syscon_get_regmap_by_driver_data(ROCKCHIP_SYSCON_NOC);
897*4882a593Smuzhiyun 	if (IS_ERR(map))
898*4882a593Smuzhiyun 		return PTR_ERR(map);
899*4882a593Smuzhiyun 	priv->chan[0].msch = regmap_get_range(map, 0);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	priv->chan[0].pctl = regmap_get_range(plat->map, 0);
904*4882a593Smuzhiyun 	priv->chan[0].publ = regmap_get_range(plat->map, 1);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	ret = rockchip_get_clk(&dev_clk);
907*4882a593Smuzhiyun 	if (ret)
908*4882a593Smuzhiyun 		return ret;
909*4882a593Smuzhiyun 	priv->ddr_clk.id = CLK_DDR;
910*4882a593Smuzhiyun 	ret = clk_request(dev_clk, &priv->ddr_clk);
911*4882a593Smuzhiyun 	if (ret)
912*4882a593Smuzhiyun 		return ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	priv->cru = rockchip_get_cru();
915*4882a593Smuzhiyun 	if (IS_ERR(priv->cru))
916*4882a593Smuzhiyun 		return PTR_ERR(priv->cru);
917*4882a593Smuzhiyun 	ret = setup_sdram(dev);
918*4882a593Smuzhiyun 	if (ret)
919*4882a593Smuzhiyun 		return ret;
920*4882a593Smuzhiyun #else
921*4882a593Smuzhiyun 	priv->info.base = CONFIG_SYS_SDRAM_BASE;
922*4882a593Smuzhiyun 	priv->info.size = rockchip_sdram_size(
923*4882a593Smuzhiyun 				(phys_addr_t)&priv->pmu->sys_reg[2]);
924*4882a593Smuzhiyun #endif
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	return 0;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
rk3188_dmc_get_info(struct udevice * dev,struct ram_info * info)929*4882a593Smuzhiyun static int rk3188_dmc_get_info(struct udevice *dev, struct ram_info *info)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	*info = priv->info;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	return 0;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static struct ram_ops rk3188_dmc_ops = {
939*4882a593Smuzhiyun 	.get_info = rk3188_dmc_get_info,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun static const struct udevice_id rk3188_dmc_ids[] = {
943*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3188-dmc" },
944*4882a593Smuzhiyun 	{ }
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun U_BOOT_DRIVER(dmc_rk3188) = {
948*4882a593Smuzhiyun 	.name = "rockchip_rk3188_dmc",
949*4882a593Smuzhiyun 	.id = UCLASS_RAM,
950*4882a593Smuzhiyun 	.of_match = rk3188_dmc_ids,
951*4882a593Smuzhiyun 	.ops = &rk3188_dmc_ops,
952*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
953*4882a593Smuzhiyun 	.ofdata_to_platdata = rk3188_dmc_ofdata_to_platdata,
954*4882a593Smuzhiyun #endif
955*4882a593Smuzhiyun 	.probe = rk3188_dmc_probe,
956*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dram_info),
957*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
958*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct rk3188_sdram_params),
959*4882a593Smuzhiyun #endif
960*4882a593Smuzhiyun };
961