1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2018 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <debug_uart.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <ram.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/cru_px30.h>
14*4882a593Smuzhiyun #include <asm/arch/grf_px30.h>
15*4882a593Smuzhiyun #include <asm/arch/hardware.h>
16*4882a593Smuzhiyun #include <asm/arch/sdram.h>
17*4882a593Smuzhiyun #include <asm/arch/sdram_px30.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * Because px30 sram size is small, so need define CONFIG_TPL_TINY_FRAMEWORK
21*4882a593Smuzhiyun * to reduce TPL size when build TPL firmware.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
24*4882a593Smuzhiyun #ifndef CONFIG_TPL_TINY_FRAMEWORK
25*4882a593Smuzhiyun #error please defined CONFIG_TPL_TINY_FRAMEWORK for px30 !!!
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun struct dram_info {
33*4882a593Smuzhiyun struct ddr_pctl_regs *pctl;
34*4882a593Smuzhiyun struct ddr_phy_regs *phy;
35*4882a593Smuzhiyun struct px30_cru *cru;
36*4882a593Smuzhiyun struct msch_regs *msch;
37*4882a593Smuzhiyun struct px30_ddr_grf_regs *ddr_grf;
38*4882a593Smuzhiyun struct px30_grf *grf;
39*4882a593Smuzhiyun struct ram_info info;
40*4882a593Smuzhiyun struct px30_pmugrf *pmugrf;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define PMUGRF_BASE_ADDR 0xFF010000
44*4882a593Smuzhiyun #define CRU_BASE_ADDR 0xFF2B0000
45*4882a593Smuzhiyun #define GRF_BASE_ADDR 0xFF140000
46*4882a593Smuzhiyun #define DDRC_BASE_ADDR 0xFF600000
47*4882a593Smuzhiyun #define DDR_PHY_BASE_ADDR 0xFF2A0000
48*4882a593Smuzhiyun #define SERVER_MSCH0_BASE_ADDR 0xFF530000
49*4882a593Smuzhiyun #define DDR_GRF_BASE_ADDR 0xff630000
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct dram_info dram_info;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct px30_sdram_params sdram_configs[] = {
54*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3326
55*4882a593Smuzhiyun #include "sdram-px30-lpddr3-detect-333.inc"
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #include "sdram-px30-ddr3-detect-333.inc"
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct ddr_phy_skew skew = {
62*4882a593Smuzhiyun #include "sdram-px30-ddr_skew.inc"
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
rkclk_ddr_reset(struct dram_info * dram,u32 ctl_srstn,u32 ctl_psrstn,u32 phy_srstn,u32 phy_psrstn)65*4882a593Smuzhiyun static void rkclk_ddr_reset(struct dram_info *dram,
66*4882a593Smuzhiyun u32 ctl_srstn, u32 ctl_psrstn,
67*4882a593Smuzhiyun u32 phy_srstn, u32 phy_psrstn)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun writel(upctl2_srstn_req(ctl_srstn) | upctl2_psrstn_req(ctl_psrstn) |
70*4882a593Smuzhiyun upctl2_asrstn_req(ctl_srstn),
71*4882a593Smuzhiyun &dram->cru->softrst_con[1]);
72*4882a593Smuzhiyun writel(ddrphy_srstn_req(phy_srstn) | ddrphy_psrstn_req(phy_psrstn),
73*4882a593Smuzhiyun &dram->cru->softrst_con[2]);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
rkclk_set_dpll(struct dram_info * dram,unsigned int hz)76*4882a593Smuzhiyun static void rkclk_set_dpll(struct dram_info *dram, unsigned int hz)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun unsigned int refdiv, postdiv1, postdiv2, fbdiv;
79*4882a593Smuzhiyun int delay = 1000;
80*4882a593Smuzhiyun u32 mhz = hz / MHz;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun refdiv = 1;
83*4882a593Smuzhiyun if (mhz <= 300) {
84*4882a593Smuzhiyun postdiv1 = 4;
85*4882a593Smuzhiyun postdiv2 = 2;
86*4882a593Smuzhiyun } else if (mhz <= 400) {
87*4882a593Smuzhiyun postdiv1 = 6;
88*4882a593Smuzhiyun postdiv2 = 1;
89*4882a593Smuzhiyun } else if (mhz <= 600) {
90*4882a593Smuzhiyun postdiv1 = 4;
91*4882a593Smuzhiyun postdiv2 = 1;
92*4882a593Smuzhiyun } else if (mhz <= 800) {
93*4882a593Smuzhiyun postdiv1 = 3;
94*4882a593Smuzhiyun postdiv2 = 1;
95*4882a593Smuzhiyun } else if (mhz <= 1600) {
96*4882a593Smuzhiyun postdiv1 = 2;
97*4882a593Smuzhiyun postdiv2 = 1;
98*4882a593Smuzhiyun } else {
99*4882a593Smuzhiyun postdiv1 = 1;
100*4882a593Smuzhiyun postdiv2 = 1;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun fbdiv = (mhz * refdiv * postdiv1 * postdiv2) / 24;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun writel(DPLL_MODE(CLOCK_FROM_XIN_OSC), &dram->cru->mode);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun writel(POSTDIV1(postdiv1) | FBDIV(fbdiv), &dram->cru->pll[1].con0);
107*4882a593Smuzhiyun writel(DSMPD(1) | POSTDIV2(postdiv2) | REFDIV(refdiv),
108*4882a593Smuzhiyun &dram->cru->pll[1].con1);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun while (delay > 0) {
111*4882a593Smuzhiyun udelay(1);
112*4882a593Smuzhiyun if (LOCK(readl(&dram->cru->pll[1].con1)))
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun delay--;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun writel(DPLL_MODE(CLOCK_FROM_PLL), &dram->cru->mode);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
rkclk_configure_ddr(struct dram_info * dram,struct px30_sdram_params * sdram_params)120*4882a593Smuzhiyun static void rkclk_configure_ddr(struct dram_info *dram,
121*4882a593Smuzhiyun struct px30_sdram_params *sdram_params)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun /* for inno ddr phy need 2*freq */
124*4882a593Smuzhiyun rkclk_set_dpll(dram, sdram_params->base.ddr_freq * MHz * 2);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* return ddrconfig value
128*4882a593Smuzhiyun * (-1), find ddrconfig fail
129*4882a593Smuzhiyun * other, the ddrconfig value
130*4882a593Smuzhiyun * only support cs0_row >= cs1_row
131*4882a593Smuzhiyun */
calculate_ddrconfig(struct px30_sdram_params * sdram_params)132*4882a593Smuzhiyun static unsigned int calculate_ddrconfig(struct px30_sdram_params *sdram_params)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
135*4882a593Smuzhiyun u32 bw, die_bw, col, bank;
136*4882a593Smuzhiyun u32 i, tmp;
137*4882a593Smuzhiyun u32 ddrconf = -1;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun bw = cap_info->bw;
140*4882a593Smuzhiyun die_bw = cap_info->dbw;
141*4882a593Smuzhiyun col = cap_info->col;
142*4882a593Smuzhiyun bank = cap_info->bk;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4) {
145*4882a593Smuzhiyun if (die_bw == 0)
146*4882a593Smuzhiyun ddrconf = 7 + bw;
147*4882a593Smuzhiyun else
148*4882a593Smuzhiyun ddrconf = 12 - bw;
149*4882a593Smuzhiyun ddrconf = d4_rbc_2_d3_rbc[ddrconf - 7];
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun tmp = ((bank - 2) << 3) | (col + bw - 10);
152*4882a593Smuzhiyun for (i = 0; i < 7; i++)
153*4882a593Smuzhiyun if ((ddr_cfg_2_rbc[i] & 0xf) == tmp) {
154*4882a593Smuzhiyun ddrconf = i;
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun if (i > 6)
158*4882a593Smuzhiyun printascii("calculate ddrconfig error\n");
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return ddrconf;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * calculate controller dram address map, and setting to register.
166*4882a593Smuzhiyun * argument sdram_params->ch.ddrconf must be right value before
167*4882a593Smuzhiyun * call this function.
168*4882a593Smuzhiyun */
set_ctl_address_map(struct dram_info * dram,struct px30_sdram_params * sdram_params)169*4882a593Smuzhiyun static void set_ctl_address_map(struct dram_info *dram,
170*4882a593Smuzhiyun struct px30_sdram_params *sdram_params)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
173*4882a593Smuzhiyun void __iomem *pctl_base = dram->pctl;
174*4882a593Smuzhiyun u32 cs_pst, bg, max_row, ddrconf;
175*4882a593Smuzhiyun u32 i;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4)
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * DDR4 8bit dram BG = 2(4bank groups),
180*4882a593Smuzhiyun * 16bit dram BG = 1 (2 bank groups)
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun bg = (cap_info->dbw == 0) ? 2 : 1;
183*4882a593Smuzhiyun else
184*4882a593Smuzhiyun bg = 0;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun cs_pst = cap_info->bw + cap_info->col +
187*4882a593Smuzhiyun bg + cap_info->bk + cap_info->cs0_row;
188*4882a593Smuzhiyun if (cs_pst >= 32 || cap_info->rank == 1)
189*4882a593Smuzhiyun writel(0x1f, pctl_base + DDR_PCTL2_ADDRMAP0);
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun writel(cs_pst - 8, pctl_base + DDR_PCTL2_ADDRMAP0);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ddrconf = cap_info->ddrconfig;
194*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4) {
195*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(d4_rbc_2_d3_rbc); i++) {
196*4882a593Smuzhiyun if (d4_rbc_2_d3_rbc[i] == ddrconf) {
197*4882a593Smuzhiyun ddrconf = 7 + i;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun sdram_copy_to_reg((u32 *)(pctl_base + DDR_PCTL2_ADDRMAP1),
204*4882a593Smuzhiyun &addrmap[ddrconf][0], 8 * 4);
205*4882a593Smuzhiyun max_row = cs_pst - 1 - 8 - (addrmap[ddrconf][5] & 0xf);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (max_row < 12)
208*4882a593Smuzhiyun printascii("set addrmap fail\n");
209*4882a593Smuzhiyun /* need to disable row ahead of rank by set to 0xf */
210*4882a593Smuzhiyun for (i = 17; i > max_row; i--)
211*4882a593Smuzhiyun clrsetbits_le32(pctl_base + DDR_PCTL2_ADDRMAP6 +
212*4882a593Smuzhiyun ((i - 12) * 8 / 32) * 4,
213*4882a593Smuzhiyun 0xf << ((i - 12) * 8 % 32),
214*4882a593Smuzhiyun 0xf << ((i - 12) * 8 % 32));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if ((sdram_params->base.dramtype == LPDDR3 ||
217*4882a593Smuzhiyun sdram_params->base.dramtype == LPDDR2) &&
218*4882a593Smuzhiyun cap_info->row_3_4)
219*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_ADDRMAP6, 1 << 31);
220*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4 && cap_info->bw != 0x2)
221*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_PCCFG, 1 << 8);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * rank = 1: cs0
226*4882a593Smuzhiyun * rank = 2: cs1
227*4882a593Smuzhiyun */
read_mr(struct dram_info * dram,u32 rank,u32 mr_num)228*4882a593Smuzhiyun int read_mr(struct dram_info *dram, u32 rank, u32 mr_num)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun void __iomem *ddr_grf_base = dram->ddr_grf;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun pctl_read_mr(dram->pctl, rank, mr_num);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return (readl(ddr_grf_base + DDR_GRF_STATUS(0)) & 0xff);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define MIN(a, b) (((a) > (b)) ? (b) : (a))
238*4882a593Smuzhiyun #define MAX(a, b) (((a) > (b)) ? (a) : (b))
check_rd_gate(struct dram_info * dram)239*4882a593Smuzhiyun static u32 check_rd_gate(struct dram_info *dram)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun void __iomem *phy_base = dram->phy;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun u32 max_val = 0;
244*4882a593Smuzhiyun u32 min_val = 0xff;
245*4882a593Smuzhiyun u32 gate[4];
246*4882a593Smuzhiyun u32 i, bw;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun bw = (readl(PHY_REG(phy_base, 0x0)) >> 4) & 0xf;
249*4882a593Smuzhiyun switch (bw) {
250*4882a593Smuzhiyun case 0x1:
251*4882a593Smuzhiyun bw = 1;
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun case 0x3:
254*4882a593Smuzhiyun bw = 2;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case 0xf:
257*4882a593Smuzhiyun default:
258*4882a593Smuzhiyun bw = 4;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun for (i = 0; i < bw; i++) {
263*4882a593Smuzhiyun gate[i] = readl(PHY_REG(phy_base, 0xfb + i));
264*4882a593Smuzhiyun max_val = MAX(max_val, gate[i]);
265*4882a593Smuzhiyun min_val = MIN(min_val, gate[i]);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (max_val > 0x80 || min_val < 0x20)
269*4882a593Smuzhiyun return -1;
270*4882a593Smuzhiyun else
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
data_training(struct dram_info * dram,u32 cs,u32 dramtype)274*4882a593Smuzhiyun static int data_training(struct dram_info *dram, u32 cs, u32 dramtype)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun void __iomem *pctl_base = dram->pctl;
277*4882a593Smuzhiyun u32 dis_auto_zq = 0;
278*4882a593Smuzhiyun u32 pwrctl;
279*4882a593Smuzhiyun u32 ret;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* disable auto low-power */
282*4882a593Smuzhiyun pwrctl = readl(pctl_base + DDR_PCTL2_PWRCTL);
283*4882a593Smuzhiyun writel(0, pctl_base + DDR_PCTL2_PWRCTL);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun dis_auto_zq = pctl_dis_zqcs_aref(dram->pctl);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = phy_data_training(dram->phy, cs, dramtype);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun pctl_rest_zqcs_aref(dram->pctl, dis_auto_zq);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* restore auto low-power */
292*4882a593Smuzhiyun writel(pwrctl, pctl_base + DDR_PCTL2_PWRCTL);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
dram_set_bw(struct dram_info * dram,u32 bw)297*4882a593Smuzhiyun static void dram_set_bw(struct dram_info *dram, u32 bw)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun phy_dram_set_bw(dram->phy, bw);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
set_ddrconfig(struct dram_info * dram,u32 ddrconfig)302*4882a593Smuzhiyun static void set_ddrconfig(struct dram_info *dram, u32 ddrconfig)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun writel(ddrconfig | (ddrconfig << 8), &dram->msch->deviceconf);
305*4882a593Smuzhiyun rk_clrsetreg(&dram->grf->soc_noc_con[1], 0x3 << 14, 0 << 14);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
sdram_msch_config(struct msch_regs * msch,struct sdram_msch_timings * noc_timings,struct sdram_cap_info * cap_info,struct sdram_base_params * base)308*4882a593Smuzhiyun static void sdram_msch_config(struct msch_regs *msch,
309*4882a593Smuzhiyun struct sdram_msch_timings *noc_timings,
310*4882a593Smuzhiyun struct sdram_cap_info *cap_info,
311*4882a593Smuzhiyun struct sdram_base_params *base)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun u64 cs_cap[2];
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun cs_cap[0] = sdram_get_cs_cap(cap_info, 0, base->dramtype);
316*4882a593Smuzhiyun cs_cap[1] = sdram_get_cs_cap(cap_info, 1, base->dramtype);
317*4882a593Smuzhiyun writel(((((cs_cap[1] >> 20) / 64) & 0xff) << 8) |
318*4882a593Smuzhiyun (((cs_cap[0] >> 20) / 64) & 0xff),
319*4882a593Smuzhiyun &msch->devicesize);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun writel(noc_timings->ddrtiminga0.d32,
322*4882a593Smuzhiyun &msch->ddrtiminga0);
323*4882a593Smuzhiyun writel(noc_timings->ddrtimingb0.d32,
324*4882a593Smuzhiyun &msch->ddrtimingb0);
325*4882a593Smuzhiyun writel(noc_timings->ddrtimingc0.d32,
326*4882a593Smuzhiyun &msch->ddrtimingc0);
327*4882a593Smuzhiyun writel(noc_timings->devtodev0.d32,
328*4882a593Smuzhiyun &msch->devtodev0);
329*4882a593Smuzhiyun writel(noc_timings->ddrmode.d32, &msch->ddrmode);
330*4882a593Smuzhiyun writel(noc_timings->ddr4timing.d32,
331*4882a593Smuzhiyun &msch->ddr4timing);
332*4882a593Smuzhiyun writel(noc_timings->agingx0, &msch->agingx0);
333*4882a593Smuzhiyun writel(noc_timings->agingx0, &msch->aging0);
334*4882a593Smuzhiyun writel(noc_timings->agingx0, &msch->aging1);
335*4882a593Smuzhiyun writel(noc_timings->agingx0, &msch->aging2);
336*4882a593Smuzhiyun writel(noc_timings->agingx0, &msch->aging3);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
dram_all_config(struct dram_info * dram,struct px30_sdram_params * sdram_params)339*4882a593Smuzhiyun static void dram_all_config(struct dram_info *dram,
340*4882a593Smuzhiyun struct px30_sdram_params *sdram_params)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
343*4882a593Smuzhiyun u32 sys_reg2 = 0;
344*4882a593Smuzhiyun u32 sys_reg3 = 0;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun set_ddrconfig(dram, cap_info->ddrconfig);
347*4882a593Smuzhiyun sdram_org_config(cap_info, &sdram_params->base, &sys_reg2,
348*4882a593Smuzhiyun &sys_reg3, 0);
349*4882a593Smuzhiyun writel(sys_reg2, &dram->pmugrf->os_reg[2]);
350*4882a593Smuzhiyun writel(sys_reg3, &dram->pmugrf->os_reg[3]);
351*4882a593Smuzhiyun sdram_msch_config(dram->msch, &sdram_params->ch.noc_timings, cap_info,
352*4882a593Smuzhiyun &sdram_params->base);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
enable_low_power(struct dram_info * dram,struct px30_sdram_params * sdram_params)355*4882a593Smuzhiyun static void enable_low_power(struct dram_info *dram,
356*4882a593Smuzhiyun struct px30_sdram_params *sdram_params)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun void __iomem *pctl_base = dram->pctl;
359*4882a593Smuzhiyun void __iomem *phy_base = dram->phy;
360*4882a593Smuzhiyun void __iomem *ddr_grf_base = dram->ddr_grf;
361*4882a593Smuzhiyun u32 grf_lp_con;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * bit0: grf_upctl_axi_cg_en = 1 enable upctl2 axi clk auto gating
365*4882a593Smuzhiyun * bit1: grf_upctl_apb_cg_en = 1 ungated axi,core clk for apb access
366*4882a593Smuzhiyun * bit2: grf_upctl_core_cg_en = 1 enable upctl2 core clk auto gating
367*4882a593Smuzhiyun * bit3: grf_selfref_type2_en = 0 disable core clk gating when type2 sr
368*4882a593Smuzhiyun * bit4: grf_upctl_syscreq_cg_en = 1
369*4882a593Smuzhiyun * ungating coreclk when c_sysreq assert
370*4882a593Smuzhiyun * bit8-11: grf_auto_sr_dly = 6
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun writel(0x1f1f0617, &dram->ddr_grf->ddr_grf_con[1]);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4)
375*4882a593Smuzhiyun grf_lp_con = (0x7 << 16) | (1 << 1);
376*4882a593Smuzhiyun else if (sdram_params->base.dramtype == DDR3)
377*4882a593Smuzhiyun grf_lp_con = (0x7 << 16) | (1 << 0);
378*4882a593Smuzhiyun else
379*4882a593Smuzhiyun grf_lp_con = (0x7 << 16) | (1 << 2);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* en lpckdis_en */
382*4882a593Smuzhiyun grf_lp_con = grf_lp_con | (0x1 << (9 + 16)) | (0x1 << 9);
383*4882a593Smuzhiyun writel(grf_lp_con, ddr_grf_base + DDR_GRF_LP_CON);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* off digit module clock when enter power down */
386*4882a593Smuzhiyun setbits_le32(PHY_REG(phy_base, 7), 1 << 7);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* enable sr, pd */
389*4882a593Smuzhiyun if (PD_IDLE == 0)
390*4882a593Smuzhiyun clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
391*4882a593Smuzhiyun else
392*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
393*4882a593Smuzhiyun if (SR_IDLE == 0)
394*4882a593Smuzhiyun clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL, 1);
395*4882a593Smuzhiyun else
396*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, 1);
397*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 3));
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun * pre_init: 0: pre init for dram cap detect
402*4882a593Smuzhiyun * 1: detect correct cap(except cs1 row)info, than reinit
403*4882a593Smuzhiyun * 2: after reinit, we detect cs1_row, if cs1_row not equal
404*4882a593Smuzhiyun * to cs0_row and cs is in middle on ddrconf map, we need
405*4882a593Smuzhiyun * to reinit dram, than set the correct ddrconf.
406*4882a593Smuzhiyun */
sdram_init_(struct dram_info * dram,struct px30_sdram_params * sdram_params,u32 pre_init)407*4882a593Smuzhiyun static int sdram_init_(struct dram_info *dram,
408*4882a593Smuzhiyun struct px30_sdram_params *sdram_params, u32 pre_init)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
411*4882a593Smuzhiyun void __iomem *pctl_base = dram->pctl;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun rkclk_ddr_reset(dram, 1, 1, 1, 1);
414*4882a593Smuzhiyun udelay(10);
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * dereset ddr phy psrstn to config pll,
417*4882a593Smuzhiyun * if using phy pll psrstn must be dereset
418*4882a593Smuzhiyun * before config pll
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun rkclk_ddr_reset(dram, 1, 1, 1, 0);
421*4882a593Smuzhiyun rkclk_configure_ddr(dram, sdram_params);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* release phy srst to provide clk to ctrl */
424*4882a593Smuzhiyun rkclk_ddr_reset(dram, 1, 1, 0, 0);
425*4882a593Smuzhiyun udelay(10);
426*4882a593Smuzhiyun phy_soft_reset(dram->phy);
427*4882a593Smuzhiyun /* release ctrl presetn, and config ctl registers */
428*4882a593Smuzhiyun rkclk_ddr_reset(dram, 1, 0, 0, 0);
429*4882a593Smuzhiyun pctl_cfg(dram->pctl, &sdram_params->pctl_regs, SR_IDLE, PD_IDLE);
430*4882a593Smuzhiyun cap_info->ddrconfig = calculate_ddrconfig(sdram_params);
431*4882a593Smuzhiyun set_ctl_address_map(dram, sdram_params);
432*4882a593Smuzhiyun phy_cfg(dram->phy, &sdram_params->phy_regs, sdram_params->skew,
433*4882a593Smuzhiyun &sdram_params->base, cap_info->bw);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* enable dfi_init_start to init phy after ctl srstn deassert */
436*4882a593Smuzhiyun setbits_le32(pctl_base + DDR_PCTL2_DFIMISC, (1 << 5) | (1 << 4));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun rkclk_ddr_reset(dram, 0, 0, 0, 0);
439*4882a593Smuzhiyun /* wait for dfi_init_done and dram init complete */
440*4882a593Smuzhiyun while ((readl(pctl_base + DDR_PCTL2_STAT) & 0x7) == 0)
441*4882a593Smuzhiyun continue;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3)
444*4882a593Smuzhiyun pctl_write_mr(dram->pctl, 3, 11, 3, LPDDR3);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* do ddr gate training */
447*4882a593Smuzhiyun redo_cs0_training:
448*4882a593Smuzhiyun if (data_training(dram, 0, sdram_params->base.dramtype) != 0) {
449*4882a593Smuzhiyun if (pre_init != 0)
450*4882a593Smuzhiyun printascii("DTT cs0 error\n");
451*4882a593Smuzhiyun return -1;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun if (check_rd_gate(dram)) {
454*4882a593Smuzhiyun printascii("re training cs0");
455*4882a593Smuzhiyun goto redo_cs0_training;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (sdram_params->base.dramtype == LPDDR3) {
459*4882a593Smuzhiyun if ((read_mr(dram, 1, 8) & 0x3) != 0x3)
460*4882a593Smuzhiyun return -1;
461*4882a593Smuzhiyun } else if (sdram_params->base.dramtype == LPDDR2) {
462*4882a593Smuzhiyun if ((read_mr(dram, 1, 8) & 0x3) != 0x0)
463*4882a593Smuzhiyun return -1;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun /* for px30: when 2cs, both 2 cs should be training */
466*4882a593Smuzhiyun if (pre_init != 0 && cap_info->rank == 2) {
467*4882a593Smuzhiyun redo_cs1_training:
468*4882a593Smuzhiyun if (data_training(dram, 1, sdram_params->base.dramtype) != 0) {
469*4882a593Smuzhiyun printascii("DTT cs1 error\n");
470*4882a593Smuzhiyun return -1;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun if (check_rd_gate(dram)) {
473*4882a593Smuzhiyun printascii("re training cs1");
474*4882a593Smuzhiyun goto redo_cs1_training;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (sdram_params->base.dramtype == DDR4)
479*4882a593Smuzhiyun pctl_write_vrefdq(dram->pctl, 0x3, 5670,
480*4882a593Smuzhiyun sdram_params->base.dramtype);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun dram_all_config(dram, sdram_params);
483*4882a593Smuzhiyun enable_low_power(dram, sdram_params);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
dram_detect_cap(struct dram_info * dram,struct px30_sdram_params * sdram_params,unsigned char channel)488*4882a593Smuzhiyun static int dram_detect_cap(struct dram_info *dram,
489*4882a593Smuzhiyun struct px30_sdram_params *sdram_params,
490*4882a593Smuzhiyun unsigned char channel)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * for ddr3: ddrconf = 3
496*4882a593Smuzhiyun * for ddr4: ddrconf = 12
497*4882a593Smuzhiyun * for lpddr3: ddrconf = 3
498*4882a593Smuzhiyun * default bw = 1
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun u32 bk, bktmp;
501*4882a593Smuzhiyun u32 col, coltmp;
502*4882a593Smuzhiyun u32 rowtmp;
503*4882a593Smuzhiyun u32 cs;
504*4882a593Smuzhiyun u32 bw = 1;
505*4882a593Smuzhiyun u32 dram_type = sdram_params->base.dramtype;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (dram_type != DDR4) {
508*4882a593Smuzhiyun /* detect col and bk for ddr3/lpddr3 */
509*4882a593Smuzhiyun coltmp = 12;
510*4882a593Smuzhiyun bktmp = 3;
511*4882a593Smuzhiyun if (dram_type == LPDDR2)
512*4882a593Smuzhiyun rowtmp = 15;
513*4882a593Smuzhiyun else
514*4882a593Smuzhiyun rowtmp = 16;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (sdram_detect_col(cap_info, coltmp) != 0)
517*4882a593Smuzhiyun goto cap_err;
518*4882a593Smuzhiyun sdram_detect_bank(cap_info, coltmp, bktmp);
519*4882a593Smuzhiyun sdram_detect_dbw(cap_info, dram_type);
520*4882a593Smuzhiyun } else {
521*4882a593Smuzhiyun /* detect bg for ddr4 */
522*4882a593Smuzhiyun coltmp = 10;
523*4882a593Smuzhiyun bktmp = 4;
524*4882a593Smuzhiyun rowtmp = 17;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun col = 10;
527*4882a593Smuzhiyun bk = 2;
528*4882a593Smuzhiyun cap_info->col = col;
529*4882a593Smuzhiyun cap_info->bk = bk;
530*4882a593Smuzhiyun sdram_detect_bg(cap_info, coltmp);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* detect row */
534*4882a593Smuzhiyun if (sdram_detect_row(cap_info, coltmp, bktmp, rowtmp) != 0)
535*4882a593Smuzhiyun goto cap_err;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* detect row_3_4 */
538*4882a593Smuzhiyun sdram_detect_row_3_4(cap_info, coltmp, bktmp);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* bw and cs detect using data training */
541*4882a593Smuzhiyun if (data_training(dram, 1, dram_type) == 0)
542*4882a593Smuzhiyun cs = 1;
543*4882a593Smuzhiyun else
544*4882a593Smuzhiyun cs = 0;
545*4882a593Smuzhiyun cap_info->rank = cs + 1;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun dram_set_bw(dram, 2);
548*4882a593Smuzhiyun if (data_training(dram, 0, dram_type) == 0)
549*4882a593Smuzhiyun bw = 2;
550*4882a593Smuzhiyun else
551*4882a593Smuzhiyun bw = 1;
552*4882a593Smuzhiyun cap_info->bw = bw;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun cap_info->cs0_high16bit_row = cap_info->cs0_row;
555*4882a593Smuzhiyun if (cs) {
556*4882a593Smuzhiyun cap_info->cs1_row = cap_info->cs0_row;
557*4882a593Smuzhiyun cap_info->cs1_high16bit_row = cap_info->cs0_row;
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun cap_info->cs1_row = 0;
560*4882a593Smuzhiyun cap_info->cs1_high16bit_row = 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return 0;
564*4882a593Smuzhiyun cap_err:
565*4882a593Smuzhiyun return -1;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
get_ddr_param(struct px30_sdram_params * sdram_params,struct ddr_param * ddr_param)568*4882a593Smuzhiyun void get_ddr_param(struct px30_sdram_params *sdram_params,
569*4882a593Smuzhiyun struct ddr_param *ddr_param)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
572*4882a593Smuzhiyun u32 dram_type = sdram_params->base.dramtype;
573*4882a593Smuzhiyun u64 cs_cap[2];
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun cs_cap[0] = sdram_get_cs_cap(cap_info, 0, dram_type);
576*4882a593Smuzhiyun cs_cap[1] = sdram_get_cs_cap(cap_info, 1, dram_type);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (cap_info->row_3_4) {
579*4882a593Smuzhiyun cs_cap[0] = cs_cap[0] * 3 / 4;
580*4882a593Smuzhiyun cs_cap[1] = cs_cap[1] * 3 / 4;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (cap_info->row_3_4 && cap_info->rank == 2) {
584*4882a593Smuzhiyun ddr_param->count = 2;
585*4882a593Smuzhiyun ddr_param->para[0] = 0;
586*4882a593Smuzhiyun ddr_param->para[1] = cs_cap[0] * 4 / 3;
587*4882a593Smuzhiyun ddr_param->para[2] = cs_cap[0];
588*4882a593Smuzhiyun ddr_param->para[3] = cs_cap[1];
589*4882a593Smuzhiyun } else {
590*4882a593Smuzhiyun ddr_param->count = 1;
591*4882a593Smuzhiyun ddr_param->para[0] = 0;
592*4882a593Smuzhiyun ddr_param->para[1] = (u64)cs_cap[0] + (u64)cs_cap[1];
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* return: 0 = success, other = fail */
sdram_init_detect(struct dram_info * dram,struct px30_sdram_params * sdram_params)597*4882a593Smuzhiyun static int sdram_init_detect(struct dram_info *dram,
598*4882a593Smuzhiyun struct px30_sdram_params *sdram_params)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
601*4882a593Smuzhiyun u32 ret;
602*4882a593Smuzhiyun u32 sys_reg = 0;
603*4882a593Smuzhiyun u32 sys_reg3 = 0;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (sdram_init_(dram, sdram_params, 0) != 0)
606*4882a593Smuzhiyun return -1;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (dram_detect_cap(dram, sdram_params, 0) != 0)
609*4882a593Smuzhiyun return -1;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* modify bw, cs related timing */
612*4882a593Smuzhiyun pctl_remodify_sdram_params(&sdram_params->pctl_regs, cap_info,
613*4882a593Smuzhiyun sdram_params->base.dramtype);
614*4882a593Smuzhiyun /* reinit sdram by real dram cap */
615*4882a593Smuzhiyun ret = sdram_init_(dram, sdram_params, 1);
616*4882a593Smuzhiyun if (ret != 0)
617*4882a593Smuzhiyun goto out;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* redetect cs1 row */
620*4882a593Smuzhiyun sdram_detect_cs1_row(cap_info, sdram_params->base.dramtype);
621*4882a593Smuzhiyun if (cap_info->cs1_row) {
622*4882a593Smuzhiyun sys_reg = readl(&dram->pmugrf->os_reg[2]);
623*4882a593Smuzhiyun sys_reg3 = readl(&dram->pmugrf->os_reg[3]);
624*4882a593Smuzhiyun SYS_REG_ENC_CS1_ROW(cap_info->cs1_row,
625*4882a593Smuzhiyun sys_reg, sys_reg3, 0);
626*4882a593Smuzhiyun writel(sys_reg, &dram->pmugrf->os_reg[2]);
627*4882a593Smuzhiyun writel(sys_reg3, &dram->pmugrf->os_reg[3]);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret = sdram_detect_high_row(cap_info, sdram_params->base.dramtype);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun out:
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun struct px30_sdram_params
get_default_sdram_config(void)637*4882a593Smuzhiyun *get_default_sdram_config(void)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun sdram_configs[0].skew = &skew;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return &sdram_configs[0];
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* return: 0 = success, other = fail */
sdram_init(void)645*4882a593Smuzhiyun int sdram_init(void)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct px30_sdram_params *sdram_params;
648*4882a593Smuzhiyun int ret = 0;
649*4882a593Smuzhiyun struct ddr_param ddr_param;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun dram_info.phy = (void *)DDR_PHY_BASE_ADDR;
652*4882a593Smuzhiyun dram_info.pctl = (void *)DDRC_BASE_ADDR;
653*4882a593Smuzhiyun dram_info.grf = (void *)GRF_BASE_ADDR;
654*4882a593Smuzhiyun dram_info.cru = (void *)CRU_BASE_ADDR;
655*4882a593Smuzhiyun dram_info.msch = (void *)SERVER_MSCH0_BASE_ADDR;
656*4882a593Smuzhiyun dram_info.ddr_grf = (void *)DDR_GRF_BASE_ADDR;
657*4882a593Smuzhiyun dram_info.pmugrf = (void *)PMUGRF_BASE_ADDR;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun sdram_params = get_default_sdram_config();
660*4882a593Smuzhiyun ret = sdram_init_detect(&dram_info, sdram_params);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (ret)
663*4882a593Smuzhiyun goto error;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun get_ddr_param(sdram_params, &ddr_param);
666*4882a593Smuzhiyun rockchip_setup_ddr_param(&ddr_param);
667*4882a593Smuzhiyun sdram_print_ddr_info(&sdram_params->ch.cap_info,
668*4882a593Smuzhiyun &sdram_params->base, 0);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun printascii("out\n");
671*4882a593Smuzhiyun return ret;
672*4882a593Smuzhiyun error:
673*4882a593Smuzhiyun return (-1);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun #endif /* CONFIG_TPL_BUILD */
676