xref: /OK3568_Linux_fs/u-boot/drivers/ram/rockchip/sdram_pctl_px30.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2018 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <ram.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/sdram.h>
10*4882a593Smuzhiyun #include <asm/arch/sdram_pctl_px30.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * rank = 1: cs0
14*4882a593Smuzhiyun  * rank = 2: cs1
15*4882a593Smuzhiyun  */
pctl_read_mr(void __iomem * pctl_base,u32 rank,u32 mr_num)16*4882a593Smuzhiyun void pctl_read_mr(void __iomem *pctl_base, u32 rank, u32 mr_num)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	writel((rank << 4) | (1 << 0), pctl_base + DDR_PCTL2_MRCTRL0);
19*4882a593Smuzhiyun 	writel((mr_num << 8), pctl_base + DDR_PCTL2_MRCTRL1);
20*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_MRCTRL0, 1u << 31);
21*4882a593Smuzhiyun 	while (readl(pctl_base + DDR_PCTL2_MRCTRL0) & (1u << 31))
22*4882a593Smuzhiyun 		continue;
23*4882a593Smuzhiyun 	while (readl(pctl_base + DDR_PCTL2_MRSTAT) & PCTL2_MR_WR_BUSY)
24*4882a593Smuzhiyun 		continue;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* rank = 1: cs0
28*4882a593Smuzhiyun  * rank = 2: cs1
29*4882a593Smuzhiyun  * rank = 3: cs0 & cs1
30*4882a593Smuzhiyun  * note: be careful of keep mr original val
31*4882a593Smuzhiyun  */
pctl_write_mr(void __iomem * pctl_base,u32 rank,u32 mr_num,u32 arg,u32 dramtype)32*4882a593Smuzhiyun int pctl_write_mr(void __iomem *pctl_base, u32 rank, u32 mr_num, u32 arg,
33*4882a593Smuzhiyun 		  u32 dramtype)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	while (readl(pctl_base + DDR_PCTL2_MRSTAT) & PCTL2_MR_WR_BUSY)
36*4882a593Smuzhiyun 		continue;
37*4882a593Smuzhiyun 	if (dramtype == DDR3 || dramtype == DDR4) {
38*4882a593Smuzhiyun 		writel((mr_num << 12) | (rank << 4) | (0 << 0),
39*4882a593Smuzhiyun 		       pctl_base + DDR_PCTL2_MRCTRL0);
40*4882a593Smuzhiyun 		writel(arg, pctl_base + DDR_PCTL2_MRCTRL1);
41*4882a593Smuzhiyun 	} else {
42*4882a593Smuzhiyun 		writel((rank << 4) | (0 << 0),
43*4882a593Smuzhiyun 		       pctl_base + DDR_PCTL2_MRCTRL0);
44*4882a593Smuzhiyun 		writel((mr_num << 8) | (arg & 0xff),
45*4882a593Smuzhiyun 		       pctl_base + DDR_PCTL2_MRCTRL1);
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_MRCTRL0, 1u << 31);
49*4882a593Smuzhiyun 	while (readl(pctl_base + DDR_PCTL2_MRCTRL0) & (1u << 31))
50*4882a593Smuzhiyun 		continue;
51*4882a593Smuzhiyun 	while (readl(pctl_base + DDR_PCTL2_MRSTAT) & PCTL2_MR_WR_BUSY)
52*4882a593Smuzhiyun 		continue;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * rank : 1:cs0, 2:cs1, 3:cs0&cs1
59*4882a593Smuzhiyun  * vrefrate: 4500: 45%,
60*4882a593Smuzhiyun  */
pctl_write_vrefdq(void __iomem * pctl_base,u32 rank,u32 vrefrate,u32 dramtype)61*4882a593Smuzhiyun int pctl_write_vrefdq(void __iomem *pctl_base, u32 rank, u32 vrefrate,
62*4882a593Smuzhiyun 		      u32 dramtype)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 tccd_l, value;
65*4882a593Smuzhiyun 	u32 dis_auto_zq = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (dramtype != DDR4 || vrefrate < 4500 || vrefrate > 9250)
68*4882a593Smuzhiyun 		return (-1);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tccd_l = (readl(pctl_base + DDR_PCTL2_DRAMTMG4) >> 16) & 0xf;
71*4882a593Smuzhiyun 	tccd_l = (tccd_l - 4) << 10;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (vrefrate > 7500) {
74*4882a593Smuzhiyun 		/* range 1 */
75*4882a593Smuzhiyun 		value = ((vrefrate - 6000) / 65) | tccd_l;
76*4882a593Smuzhiyun 	} else {
77*4882a593Smuzhiyun 		/* range 2 */
78*4882a593Smuzhiyun 		value = ((vrefrate - 4500) / 65) | tccd_l | (1 << 6);
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	dis_auto_zq = pctl_dis_zqcs_aref(pctl_base);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* enable vrefdq calibratin */
84*4882a593Smuzhiyun 	pctl_write_mr(pctl_base, rank, 6, value | (1 << 7), dramtype);
85*4882a593Smuzhiyun 	udelay(1);/* tvrefdqe */
86*4882a593Smuzhiyun 	/* write vrefdq value */
87*4882a593Smuzhiyun 	pctl_write_mr(pctl_base, rank, 6, value | (1 << 7), dramtype);
88*4882a593Smuzhiyun 	udelay(1);/* tvref_time */
89*4882a593Smuzhiyun 	pctl_write_mr(pctl_base, rank, 6, value | (0 << 7), dramtype);
90*4882a593Smuzhiyun 	udelay(1);/* tvrefdqx */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	pctl_rest_zqcs_aref(pctl_base, dis_auto_zq);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
upctl2_update_ref_reg(void __iomem * pctl_base)97*4882a593Smuzhiyun static int upctl2_update_ref_reg(void __iomem *pctl_base)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	u32 ret;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = readl(pctl_base + DDR_PCTL2_RFSHCTL3) ^ (1 << 1);
102*4882a593Smuzhiyun 	writel(ret, pctl_base + DDR_PCTL2_RFSHCTL3);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
pctl_dis_zqcs_aref(void __iomem * pctl_base)107*4882a593Smuzhiyun u32 pctl_dis_zqcs_aref(void __iomem *pctl_base)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	u32 dis_auto_zq = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* disable zqcs */
112*4882a593Smuzhiyun 	if (!(readl(pctl_base + DDR_PCTL2_ZQCTL0) &
113*4882a593Smuzhiyun 		(1ul << 31))) {
114*4882a593Smuzhiyun 		dis_auto_zq = 1;
115*4882a593Smuzhiyun 		setbits_le32(pctl_base + DDR_PCTL2_ZQCTL0, 1 << 31);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* disable auto refresh */
119*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_RFSHCTL3, 1);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	upctl2_update_ref_reg(pctl_base);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return dis_auto_zq;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
pctl_rest_zqcs_aref(void __iomem * pctl_base,u32 dis_auto_zq)126*4882a593Smuzhiyun void pctl_rest_zqcs_aref(void __iomem *pctl_base, u32 dis_auto_zq)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	/* restore zqcs */
129*4882a593Smuzhiyun 	if (dis_auto_zq)
130*4882a593Smuzhiyun 		clrbits_le32(pctl_base + DDR_PCTL2_ZQCTL0, 1 << 31);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* restore auto refresh */
133*4882a593Smuzhiyun 	clrbits_le32(pctl_base + DDR_PCTL2_RFSHCTL3, 1);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	upctl2_update_ref_reg(pctl_base);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
pctl_remodify_sdram_params(struct ddr_pctl_regs * pctl_regs,struct sdram_cap_info * cap_info,u32 dram_type)138*4882a593Smuzhiyun u32 pctl_remodify_sdram_params(struct ddr_pctl_regs *pctl_regs,
139*4882a593Smuzhiyun 			       struct sdram_cap_info *cap_info,
140*4882a593Smuzhiyun 			       u32 dram_type)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	u32 tmp = 0, tmp_adr = 0, i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	for (i = 0; pctl_regs->pctl[i][0] != 0xFFFFFFFF; i++) {
145*4882a593Smuzhiyun 		if (pctl_regs->pctl[i][0] == 0) {
146*4882a593Smuzhiyun 			tmp = pctl_regs->pctl[i][1];/* MSTR */
147*4882a593Smuzhiyun 			tmp_adr = i;
148*4882a593Smuzhiyun 		}
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	tmp &= ~((3ul << 30) | (3ul << 24) | (3ul << 12));
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	switch (cap_info->dbw) {
154*4882a593Smuzhiyun 	case 2:
155*4882a593Smuzhiyun 		tmp |= (3ul << 30);
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	case 1:
158*4882a593Smuzhiyun 		tmp |= (2ul << 30);
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	case 0:
161*4882a593Smuzhiyun 	default:
162*4882a593Smuzhiyun 		tmp |= (1ul << 30);
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* active_ranks always keep 2 rank for dfi monitor */
167*4882a593Smuzhiyun 	tmp |= 3 << 24;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	tmp |= (2 - cap_info->bw) << 12;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	pctl_regs->pctl[tmp_adr][1] = tmp;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
pctl_cfg(void __iomem * pctl_base,struct ddr_pctl_regs * pctl_regs,u32 sr_idle,u32 pd_idle)176*4882a593Smuzhiyun int pctl_cfg(void __iomem *pctl_base, struct ddr_pctl_regs *pctl_regs,
177*4882a593Smuzhiyun 	     u32 sr_idle, u32 pd_idle)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u32 i;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	for (i = 0; pctl_regs->pctl[i][0] != 0xFFFFFFFF; i++) {
182*4882a593Smuzhiyun 		writel(pctl_regs->pctl[i][1],
183*4882a593Smuzhiyun 		       pctl_base + pctl_regs->pctl[i][0]);
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 	clrsetbits_le32(pctl_base + DDR_PCTL2_PWRTMG,
186*4882a593Smuzhiyun 			(0xff << 16) | 0x1f,
187*4882a593Smuzhiyun 			((sr_idle & 0xff) << 16) | (pd_idle & 0x1f));
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	clrsetbits_le32(pctl_base + DDR_PCTL2_HWLPCTL,
190*4882a593Smuzhiyun 			0xfff << 16,
191*4882a593Smuzhiyun 			5 << 16);
192*4882a593Smuzhiyun 	/* disable zqcs */
193*4882a593Smuzhiyun 	setbits_le32(pctl_base + DDR_PCTL2_ZQCTL0, 1u << 31);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198