xref: /OK3568_Linux_fs/u-boot/drivers/ram/rockchip/rockchip_dmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2018 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <asm/arch/rockchip_smccc.h>
6*4882a593Smuzhiyun #include <asm/arch/rockchip_dmc.h>
7*4882a593Smuzhiyun #include <asm/io.h>
8*4882a593Smuzhiyun #include <asm/psci.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <dm/of_access.h>
13*4882a593Smuzhiyun #include <dt-structs.h>
14*4882a593Smuzhiyun #include <linux/arm-smccc.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <ram.h>
18*4882a593Smuzhiyun #include <regmap.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define DTS_PAR_OFFSET		(4096)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct share_params {
23*4882a593Smuzhiyun 	u32 hz;
24*4882a593Smuzhiyun 	u32 lcdc_type;
25*4882a593Smuzhiyun 	u32 vop;
26*4882a593Smuzhiyun 	u32 vop_dclk_mode;
27*4882a593Smuzhiyun 	u32 sr_idle_en;
28*4882a593Smuzhiyun 	u32 addr_mcu_el3;
29*4882a593Smuzhiyun 	/*
30*4882a593Smuzhiyun 	 * 1: need to wait flag1
31*4882a593Smuzhiyun 	 * 0: never wait flag1
32*4882a593Smuzhiyun 	 */
33*4882a593Smuzhiyun 	u32 wait_flag1;
34*4882a593Smuzhiyun 	/*
35*4882a593Smuzhiyun 	 * 1: need to wait flag1
36*4882a593Smuzhiyun 	 * 0: never wait flag1
37*4882a593Smuzhiyun 	 */
38*4882a593Smuzhiyun 	u32 wait_flag0;
39*4882a593Smuzhiyun 	u32 complt_hwirq;
40*4882a593Smuzhiyun 	/* if need, add parameter after */
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static struct share_params *ddr_psci_param;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* hope this define can adapt all future platfor */
46*4882a593Smuzhiyun static const char * const rk3328_dts_timing[] = {
47*4882a593Smuzhiyun 	"ddr3_speed_bin",
48*4882a593Smuzhiyun 	"ddr4_speed_bin",
49*4882a593Smuzhiyun 	"pd_idle",
50*4882a593Smuzhiyun 	"sr_idle",
51*4882a593Smuzhiyun 	"sr_mc_gate_idle",
52*4882a593Smuzhiyun 	"srpd_lite_idle",
53*4882a593Smuzhiyun 	"standby_idle",
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	"auto_pd_dis_freq",
56*4882a593Smuzhiyun 	"auto_sr_dis_freq",
57*4882a593Smuzhiyun 	"ddr3_dll_dis_freq",
58*4882a593Smuzhiyun 	"ddr4_dll_dis_freq",
59*4882a593Smuzhiyun 	"phy_dll_dis_freq",
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	"ddr3_odt_dis_freq",
62*4882a593Smuzhiyun 	"phy_ddr3_odt_dis_freq",
63*4882a593Smuzhiyun 	"ddr3_drv",
64*4882a593Smuzhiyun 	"ddr3_odt",
65*4882a593Smuzhiyun 	"phy_ddr3_ca_drv",
66*4882a593Smuzhiyun 	"phy_ddr3_ck_drv",
67*4882a593Smuzhiyun 	"phy_ddr3_dq_drv",
68*4882a593Smuzhiyun 	"phy_ddr3_odt",
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	"lpddr3_odt_dis_freq",
71*4882a593Smuzhiyun 	"phy_lpddr3_odt_dis_freq",
72*4882a593Smuzhiyun 	"lpddr3_drv",
73*4882a593Smuzhiyun 	"lpddr3_odt",
74*4882a593Smuzhiyun 	"phy_lpddr3_ca_drv",
75*4882a593Smuzhiyun 	"phy_lpddr3_ck_drv",
76*4882a593Smuzhiyun 	"phy_lpddr3_dq_drv",
77*4882a593Smuzhiyun 	"phy_lpddr3_odt",
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	"lpddr4_odt_dis_freq",
80*4882a593Smuzhiyun 	"phy_lpddr4_odt_dis_freq",
81*4882a593Smuzhiyun 	"lpddr4_drv",
82*4882a593Smuzhiyun 	"lpddr4_dq_odt",
83*4882a593Smuzhiyun 	"lpddr4_ca_odt",
84*4882a593Smuzhiyun 	"phy_lpddr4_ca_drv",
85*4882a593Smuzhiyun 	"phy_lpddr4_ck_cs_drv",
86*4882a593Smuzhiyun 	"phy_lpddr4_dq_drv",
87*4882a593Smuzhiyun 	"phy_lpddr4_odt",
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	"ddr4_odt_dis_freq",
90*4882a593Smuzhiyun 	"phy_ddr4_odt_dis_freq",
91*4882a593Smuzhiyun 	"ddr4_drv",
92*4882a593Smuzhiyun 	"ddr4_odt",
93*4882a593Smuzhiyun 	"phy_ddr4_ca_drv",
94*4882a593Smuzhiyun 	"phy_ddr4_ck_drv",
95*4882a593Smuzhiyun 	"phy_ddr4_dq_drv",
96*4882a593Smuzhiyun 	"phy_ddr4_odt",
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const char * const px30_dts_timing[] = {
100*4882a593Smuzhiyun 	"ddr2_speed_bin",
101*4882a593Smuzhiyun 	"ddr3_speed_bin",
102*4882a593Smuzhiyun 	"ddr4_speed_bin",
103*4882a593Smuzhiyun 	"pd_idle",
104*4882a593Smuzhiyun 	"sr_idle",
105*4882a593Smuzhiyun 	"sr_mc_gate_idle",
106*4882a593Smuzhiyun 	"srpd_lite_idle",
107*4882a593Smuzhiyun 	"standby_idle",
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	"auto_pd_dis_freq",
110*4882a593Smuzhiyun 	"auto_sr_dis_freq",
111*4882a593Smuzhiyun 	"ddr2_dll_dis_freq",
112*4882a593Smuzhiyun 	"ddr3_dll_dis_freq",
113*4882a593Smuzhiyun 	"ddr4_dll_dis_freq",
114*4882a593Smuzhiyun 	"phy_dll_dis_freq",
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	"ddr2_odt_dis_freq",
117*4882a593Smuzhiyun 	"phy_ddr2_odt_dis_freq",
118*4882a593Smuzhiyun 	"ddr2_drv",
119*4882a593Smuzhiyun 	"ddr2_odt",
120*4882a593Smuzhiyun 	"phy_ddr2_ca_drv",
121*4882a593Smuzhiyun 	"phy_ddr2_ck_drv",
122*4882a593Smuzhiyun 	"phy_ddr2_dq_drv",
123*4882a593Smuzhiyun 	"phy_ddr2_odt",
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	"ddr3_odt_dis_freq",
126*4882a593Smuzhiyun 	"phy_ddr3_odt_dis_freq",
127*4882a593Smuzhiyun 	"ddr3_drv",
128*4882a593Smuzhiyun 	"ddr3_odt",
129*4882a593Smuzhiyun 	"phy_ddr3_ca_drv",
130*4882a593Smuzhiyun 	"phy_ddr3_ck_drv",
131*4882a593Smuzhiyun 	"phy_ddr3_dq_drv",
132*4882a593Smuzhiyun 	"phy_ddr3_odt",
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	"phy_lpddr2_odt_dis_freq",
135*4882a593Smuzhiyun 	"lpddr2_drv",
136*4882a593Smuzhiyun 	"phy_lpddr2_ca_drv",
137*4882a593Smuzhiyun 	"phy_lpddr2_ck_drv",
138*4882a593Smuzhiyun 	"phy_lpddr2_dq_drv",
139*4882a593Smuzhiyun 	"phy_lpddr2_odt",
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	"lpddr3_odt_dis_freq",
142*4882a593Smuzhiyun 	"phy_lpddr3_odt_dis_freq",
143*4882a593Smuzhiyun 	"lpddr3_drv",
144*4882a593Smuzhiyun 	"lpddr3_odt",
145*4882a593Smuzhiyun 	"phy_lpddr3_ca_drv",
146*4882a593Smuzhiyun 	"phy_lpddr3_ck_drv",
147*4882a593Smuzhiyun 	"phy_lpddr3_dq_drv",
148*4882a593Smuzhiyun 	"phy_lpddr3_odt",
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	"lpddr4_odt_dis_freq",
151*4882a593Smuzhiyun 	"phy_lpddr4_odt_dis_freq",
152*4882a593Smuzhiyun 	"lpddr4_drv",
153*4882a593Smuzhiyun 	"lpddr4_dq_odt",
154*4882a593Smuzhiyun 	"lpddr4_ca_odt",
155*4882a593Smuzhiyun 	"phy_lpddr4_ca_drv",
156*4882a593Smuzhiyun 	"phy_lpddr4_ck_cs_drv",
157*4882a593Smuzhiyun 	"phy_lpddr4_dq_drv",
158*4882a593Smuzhiyun 	"phy_lpddr4_odt",
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	"ddr4_odt_dis_freq",
161*4882a593Smuzhiyun 	"phy_ddr4_odt_dis_freq",
162*4882a593Smuzhiyun 	"ddr4_drv",
163*4882a593Smuzhiyun 	"ddr4_odt",
164*4882a593Smuzhiyun 	"phy_ddr4_ca_drv",
165*4882a593Smuzhiyun 	"phy_ddr4_ck_drv",
166*4882a593Smuzhiyun 	"phy_ddr4_dq_drv",
167*4882a593Smuzhiyun 	"phy_ddr4_odt",
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const char * const rk3328_dts_ca_timing[] = {
171*4882a593Smuzhiyun 	"ddr3a1_ddr4a9_de-skew",
172*4882a593Smuzhiyun 	"ddr3a0_ddr4a10_de-skew",
173*4882a593Smuzhiyun 	"ddr3a3_ddr4a6_de-skew",
174*4882a593Smuzhiyun 	"ddr3a2_ddr4a4_de-skew",
175*4882a593Smuzhiyun 	"ddr3a5_ddr4a8_de-skew",
176*4882a593Smuzhiyun 	"ddr3a4_ddr4a5_de-skew",
177*4882a593Smuzhiyun 	"ddr3a7_ddr4a11_de-skew",
178*4882a593Smuzhiyun 	"ddr3a6_ddr4a7_de-skew",
179*4882a593Smuzhiyun 	"ddr3a9_ddr4a0_de-skew",
180*4882a593Smuzhiyun 	"ddr3a8_ddr4a13_de-skew",
181*4882a593Smuzhiyun 	"ddr3a11_ddr4a3_de-skew",
182*4882a593Smuzhiyun 	"ddr3a10_ddr4cs0_de-skew",
183*4882a593Smuzhiyun 	"ddr3a13_ddr4a2_de-skew",
184*4882a593Smuzhiyun 	"ddr3a12_ddr4ba1_de-skew",
185*4882a593Smuzhiyun 	"ddr3a15_ddr4odt0_de-skew",
186*4882a593Smuzhiyun 	"ddr3a14_ddr4a1_de-skew",
187*4882a593Smuzhiyun 	"ddr3ba1_ddr4a15_de-skew",
188*4882a593Smuzhiyun 	"ddr3ba0_ddr4bg0_de-skew",
189*4882a593Smuzhiyun 	"ddr3ras_ddr4cke_de-skew",
190*4882a593Smuzhiyun 	"ddr3ba2_ddr4ba0_de-skew",
191*4882a593Smuzhiyun 	"ddr3we_ddr4bg1_de-skew",
192*4882a593Smuzhiyun 	"ddr3cas_ddr4a12_de-skew",
193*4882a593Smuzhiyun 	"ddr3ckn_ddr4ckn_de-skew",
194*4882a593Smuzhiyun 	"ddr3ckp_ddr4ckp_de-skew",
195*4882a593Smuzhiyun 	"ddr3cke_ddr4a16_de-skew",
196*4882a593Smuzhiyun 	"ddr3odt0_ddr4a14_de-skew",
197*4882a593Smuzhiyun 	"ddr3cs0_ddr4act_de-skew",
198*4882a593Smuzhiyun 	"ddr3reset_ddr4reset_de-skew",
199*4882a593Smuzhiyun 	"ddr3cs1_ddr4cs1_de-skew",
200*4882a593Smuzhiyun 	"ddr3odt1_ddr4odt1_de-skew",
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static const char * const rk3328_dts_cs0_timing[] = {
204*4882a593Smuzhiyun 	"cs0_dm0_rx_de-skew",
205*4882a593Smuzhiyun 	"cs0_dm0_tx_de-skew",
206*4882a593Smuzhiyun 	"cs0_dq0_rx_de-skew",
207*4882a593Smuzhiyun 	"cs0_dq0_tx_de-skew",
208*4882a593Smuzhiyun 	"cs0_dq1_rx_de-skew",
209*4882a593Smuzhiyun 	"cs0_dq1_tx_de-skew",
210*4882a593Smuzhiyun 	"cs0_dq2_rx_de-skew",
211*4882a593Smuzhiyun 	"cs0_dq2_tx_de-skew",
212*4882a593Smuzhiyun 	"cs0_dq3_rx_de-skew",
213*4882a593Smuzhiyun 	"cs0_dq3_tx_de-skew",
214*4882a593Smuzhiyun 	"cs0_dq4_rx_de-skew",
215*4882a593Smuzhiyun 	"cs0_dq4_tx_de-skew",
216*4882a593Smuzhiyun 	"cs0_dq5_rx_de-skew",
217*4882a593Smuzhiyun 	"cs0_dq5_tx_de-skew",
218*4882a593Smuzhiyun 	"cs0_dq6_rx_de-skew",
219*4882a593Smuzhiyun 	"cs0_dq6_tx_de-skew",
220*4882a593Smuzhiyun 	"cs0_dq7_rx_de-skew",
221*4882a593Smuzhiyun 	"cs0_dq7_tx_de-skew",
222*4882a593Smuzhiyun 	"cs0_dqs0_rx_de-skew",
223*4882a593Smuzhiyun 	"cs0_dqs0p_tx_de-skew",
224*4882a593Smuzhiyun 	"cs0_dqs0n_tx_de-skew",
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	"cs0_dm1_rx_de-skew",
227*4882a593Smuzhiyun 	"cs0_dm1_tx_de-skew",
228*4882a593Smuzhiyun 	"cs0_dq8_rx_de-skew",
229*4882a593Smuzhiyun 	"cs0_dq8_tx_de-skew",
230*4882a593Smuzhiyun 	"cs0_dq9_rx_de-skew",
231*4882a593Smuzhiyun 	"cs0_dq9_tx_de-skew",
232*4882a593Smuzhiyun 	"cs0_dq10_rx_de-skew",
233*4882a593Smuzhiyun 	"cs0_dq10_tx_de-skew",
234*4882a593Smuzhiyun 	"cs0_dq11_rx_de-skew",
235*4882a593Smuzhiyun 	"cs0_dq11_tx_de-skew",
236*4882a593Smuzhiyun 	"cs0_dq12_rx_de-skew",
237*4882a593Smuzhiyun 	"cs0_dq12_tx_de-skew",
238*4882a593Smuzhiyun 	"cs0_dq13_rx_de-skew",
239*4882a593Smuzhiyun 	"cs0_dq13_tx_de-skew",
240*4882a593Smuzhiyun 	"cs0_dq14_rx_de-skew",
241*4882a593Smuzhiyun 	"cs0_dq14_tx_de-skew",
242*4882a593Smuzhiyun 	"cs0_dq15_rx_de-skew",
243*4882a593Smuzhiyun 	"cs0_dq15_tx_de-skew",
244*4882a593Smuzhiyun 	"cs0_dqs1_rx_de-skew",
245*4882a593Smuzhiyun 	"cs0_dqs1p_tx_de-skew",
246*4882a593Smuzhiyun 	"cs0_dqs1n_tx_de-skew",
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	"cs0_dm2_rx_de-skew",
249*4882a593Smuzhiyun 	"cs0_dm2_tx_de-skew",
250*4882a593Smuzhiyun 	"cs0_dq16_rx_de-skew",
251*4882a593Smuzhiyun 	"cs0_dq16_tx_de-skew",
252*4882a593Smuzhiyun 	"cs0_dq17_rx_de-skew",
253*4882a593Smuzhiyun 	"cs0_dq17_tx_de-skew",
254*4882a593Smuzhiyun 	"cs0_dq18_rx_de-skew",
255*4882a593Smuzhiyun 	"cs0_dq18_tx_de-skew",
256*4882a593Smuzhiyun 	"cs0_dq19_rx_de-skew",
257*4882a593Smuzhiyun 	"cs0_dq19_tx_de-skew",
258*4882a593Smuzhiyun 	"cs0_dq20_rx_de-skew",
259*4882a593Smuzhiyun 	"cs0_dq20_tx_de-skew",
260*4882a593Smuzhiyun 	"cs0_dq21_rx_de-skew",
261*4882a593Smuzhiyun 	"cs0_dq21_tx_de-skew",
262*4882a593Smuzhiyun 	"cs0_dq22_rx_de-skew",
263*4882a593Smuzhiyun 	"cs0_dq22_tx_de-skew",
264*4882a593Smuzhiyun 	"cs0_dq23_rx_de-skew",
265*4882a593Smuzhiyun 	"cs0_dq23_tx_de-skew",
266*4882a593Smuzhiyun 	"cs0_dqs2_rx_de-skew",
267*4882a593Smuzhiyun 	"cs0_dqs2p_tx_de-skew",
268*4882a593Smuzhiyun 	"cs0_dqs2n_tx_de-skew",
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	"cs0_dm3_rx_de-skew",
271*4882a593Smuzhiyun 	"cs0_dm3_tx_de-skew",
272*4882a593Smuzhiyun 	"cs0_dq24_rx_de-skew",
273*4882a593Smuzhiyun 	"cs0_dq24_tx_de-skew",
274*4882a593Smuzhiyun 	"cs0_dq25_rx_de-skew",
275*4882a593Smuzhiyun 	"cs0_dq25_tx_de-skew",
276*4882a593Smuzhiyun 	"cs0_dq26_rx_de-skew",
277*4882a593Smuzhiyun 	"cs0_dq26_tx_de-skew",
278*4882a593Smuzhiyun 	"cs0_dq27_rx_de-skew",
279*4882a593Smuzhiyun 	"cs0_dq27_tx_de-skew",
280*4882a593Smuzhiyun 	"cs0_dq28_rx_de-skew",
281*4882a593Smuzhiyun 	"cs0_dq28_tx_de-skew",
282*4882a593Smuzhiyun 	"cs0_dq29_rx_de-skew",
283*4882a593Smuzhiyun 	"cs0_dq29_tx_de-skew",
284*4882a593Smuzhiyun 	"cs0_dq30_rx_de-skew",
285*4882a593Smuzhiyun 	"cs0_dq30_tx_de-skew",
286*4882a593Smuzhiyun 	"cs0_dq31_rx_de-skew",
287*4882a593Smuzhiyun 	"cs0_dq31_tx_de-skew",
288*4882a593Smuzhiyun 	"cs0_dqs3_rx_de-skew",
289*4882a593Smuzhiyun 	"cs0_dqs3p_tx_de-skew",
290*4882a593Smuzhiyun 	"cs0_dqs3n_tx_de-skew",
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const char * const rk3328_dts_cs1_timing[] = {
294*4882a593Smuzhiyun 	"cs1_dm0_rx_de-skew",
295*4882a593Smuzhiyun 	"cs1_dm0_tx_de-skew",
296*4882a593Smuzhiyun 	"cs1_dq0_rx_de-skew",
297*4882a593Smuzhiyun 	"cs1_dq0_tx_de-skew",
298*4882a593Smuzhiyun 	"cs1_dq1_rx_de-skew",
299*4882a593Smuzhiyun 	"cs1_dq1_tx_de-skew",
300*4882a593Smuzhiyun 	"cs1_dq2_rx_de-skew",
301*4882a593Smuzhiyun 	"cs1_dq2_tx_de-skew",
302*4882a593Smuzhiyun 	"cs1_dq3_rx_de-skew",
303*4882a593Smuzhiyun 	"cs1_dq3_tx_de-skew",
304*4882a593Smuzhiyun 	"cs1_dq4_rx_de-skew",
305*4882a593Smuzhiyun 	"cs1_dq4_tx_de-skew",
306*4882a593Smuzhiyun 	"cs1_dq5_rx_de-skew",
307*4882a593Smuzhiyun 	"cs1_dq5_tx_de-skew",
308*4882a593Smuzhiyun 	"cs1_dq6_rx_de-skew",
309*4882a593Smuzhiyun 	"cs1_dq6_tx_de-skew",
310*4882a593Smuzhiyun 	"cs1_dq7_rx_de-skew",
311*4882a593Smuzhiyun 	"cs1_dq7_tx_de-skew",
312*4882a593Smuzhiyun 	"cs1_dqs0_rx_de-skew",
313*4882a593Smuzhiyun 	"cs1_dqs0p_tx_de-skew",
314*4882a593Smuzhiyun 	"cs1_dqs0n_tx_de-skew",
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	"cs1_dm1_rx_de-skew",
317*4882a593Smuzhiyun 	"cs1_dm1_tx_de-skew",
318*4882a593Smuzhiyun 	"cs1_dq8_rx_de-skew",
319*4882a593Smuzhiyun 	"cs1_dq8_tx_de-skew",
320*4882a593Smuzhiyun 	"cs1_dq9_rx_de-skew",
321*4882a593Smuzhiyun 	"cs1_dq9_tx_de-skew",
322*4882a593Smuzhiyun 	"cs1_dq10_rx_de-skew",
323*4882a593Smuzhiyun 	"cs1_dq10_tx_de-skew",
324*4882a593Smuzhiyun 	"cs1_dq11_rx_de-skew",
325*4882a593Smuzhiyun 	"cs1_dq11_tx_de-skew",
326*4882a593Smuzhiyun 	"cs1_dq12_rx_de-skew",
327*4882a593Smuzhiyun 	"cs1_dq12_tx_de-skew",
328*4882a593Smuzhiyun 	"cs1_dq13_rx_de-skew",
329*4882a593Smuzhiyun 	"cs1_dq13_tx_de-skew",
330*4882a593Smuzhiyun 	"cs1_dq14_rx_de-skew",
331*4882a593Smuzhiyun 	"cs1_dq14_tx_de-skew",
332*4882a593Smuzhiyun 	"cs1_dq15_rx_de-skew",
333*4882a593Smuzhiyun 	"cs1_dq15_tx_de-skew",
334*4882a593Smuzhiyun 	"cs1_dqs1_rx_de-skew",
335*4882a593Smuzhiyun 	"cs1_dqs1p_tx_de-skew",
336*4882a593Smuzhiyun 	"cs1_dqs1n_tx_de-skew",
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	"cs1_dm2_rx_de-skew",
339*4882a593Smuzhiyun 	"cs1_dm2_tx_de-skew",
340*4882a593Smuzhiyun 	"cs1_dq16_rx_de-skew",
341*4882a593Smuzhiyun 	"cs1_dq16_tx_de-skew",
342*4882a593Smuzhiyun 	"cs1_dq17_rx_de-skew",
343*4882a593Smuzhiyun 	"cs1_dq17_tx_de-skew",
344*4882a593Smuzhiyun 	"cs1_dq18_rx_de-skew",
345*4882a593Smuzhiyun 	"cs1_dq18_tx_de-skew",
346*4882a593Smuzhiyun 	"cs1_dq19_rx_de-skew",
347*4882a593Smuzhiyun 	"cs1_dq19_tx_de-skew",
348*4882a593Smuzhiyun 	"cs1_dq20_rx_de-skew",
349*4882a593Smuzhiyun 	"cs1_dq20_tx_de-skew",
350*4882a593Smuzhiyun 	"cs1_dq21_rx_de-skew",
351*4882a593Smuzhiyun 	"cs1_dq21_tx_de-skew",
352*4882a593Smuzhiyun 	"cs1_dq22_rx_de-skew",
353*4882a593Smuzhiyun 	"cs1_dq22_tx_de-skew",
354*4882a593Smuzhiyun 	"cs1_dq23_rx_de-skew",
355*4882a593Smuzhiyun 	"cs1_dq23_tx_de-skew",
356*4882a593Smuzhiyun 	"cs1_dqs2_rx_de-skew",
357*4882a593Smuzhiyun 	"cs1_dqs2p_tx_de-skew",
358*4882a593Smuzhiyun 	"cs1_dqs2n_tx_de-skew",
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	"cs1_dm3_rx_de-skew",
361*4882a593Smuzhiyun 	"cs1_dm3_tx_de-skew",
362*4882a593Smuzhiyun 	"cs1_dq24_rx_de-skew",
363*4882a593Smuzhiyun 	"cs1_dq24_tx_de-skew",
364*4882a593Smuzhiyun 	"cs1_dq25_rx_de-skew",
365*4882a593Smuzhiyun 	"cs1_dq25_tx_de-skew",
366*4882a593Smuzhiyun 	"cs1_dq26_rx_de-skew",
367*4882a593Smuzhiyun 	"cs1_dq26_tx_de-skew",
368*4882a593Smuzhiyun 	"cs1_dq27_rx_de-skew",
369*4882a593Smuzhiyun 	"cs1_dq27_tx_de-skew",
370*4882a593Smuzhiyun 	"cs1_dq28_rx_de-skew",
371*4882a593Smuzhiyun 	"cs1_dq28_tx_de-skew",
372*4882a593Smuzhiyun 	"cs1_dq29_rx_de-skew",
373*4882a593Smuzhiyun 	"cs1_dq29_tx_de-skew",
374*4882a593Smuzhiyun 	"cs1_dq30_rx_de-skew",
375*4882a593Smuzhiyun 	"cs1_dq30_tx_de-skew",
376*4882a593Smuzhiyun 	"cs1_dq31_rx_de-skew",
377*4882a593Smuzhiyun 	"cs1_dq31_tx_de-skew",
378*4882a593Smuzhiyun 	"cs1_dqs3_rx_de-skew",
379*4882a593Smuzhiyun 	"cs1_dqs3p_tx_de-skew",
380*4882a593Smuzhiyun 	"cs1_dqs3n_tx_de-skew",
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun struct rk3328_ddr_dts_config_timing {
384*4882a593Smuzhiyun 	unsigned int ddr3_speed_bin;
385*4882a593Smuzhiyun 	unsigned int ddr4_speed_bin;
386*4882a593Smuzhiyun 	unsigned int pd_idle;
387*4882a593Smuzhiyun 	unsigned int sr_idle;
388*4882a593Smuzhiyun 	unsigned int sr_mc_gate_idle;
389*4882a593Smuzhiyun 	unsigned int srpd_lite_idle;
390*4882a593Smuzhiyun 	unsigned int standby_idle;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	unsigned int auto_pd_dis_freq;
393*4882a593Smuzhiyun 	unsigned int auto_sr_dis_freq;
394*4882a593Smuzhiyun 	/* for ddr3 only */
395*4882a593Smuzhiyun 	unsigned int ddr3_dll_dis_freq;
396*4882a593Smuzhiyun 	/* for ddr4 only */
397*4882a593Smuzhiyun 	unsigned int ddr4_dll_dis_freq;
398*4882a593Smuzhiyun 	unsigned int phy_dll_dis_freq;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	unsigned int ddr3_odt_dis_freq;
401*4882a593Smuzhiyun 	unsigned int phy_ddr3_odt_dis_freq;
402*4882a593Smuzhiyun 	unsigned int ddr3_drv;
403*4882a593Smuzhiyun 	unsigned int ddr3_odt;
404*4882a593Smuzhiyun 	unsigned int phy_ddr3_ca_drv;
405*4882a593Smuzhiyun 	unsigned int phy_ddr3_ck_drv;
406*4882a593Smuzhiyun 	unsigned int phy_ddr3_dq_drv;
407*4882a593Smuzhiyun 	unsigned int phy_ddr3_odt;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	unsigned int lpddr3_odt_dis_freq;
410*4882a593Smuzhiyun 	unsigned int phy_lpddr3_odt_dis_freq;
411*4882a593Smuzhiyun 	unsigned int lpddr3_drv;
412*4882a593Smuzhiyun 	unsigned int lpddr3_odt;
413*4882a593Smuzhiyun 	unsigned int phy_lpddr3_ca_drv;
414*4882a593Smuzhiyun 	unsigned int phy_lpddr3_ck_drv;
415*4882a593Smuzhiyun 	unsigned int phy_lpddr3_dq_drv;
416*4882a593Smuzhiyun 	unsigned int phy_lpddr3_odt;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	unsigned int lpddr4_odt_dis_freq;
419*4882a593Smuzhiyun 	unsigned int phy_lpddr4_odt_dis_freq;
420*4882a593Smuzhiyun 	unsigned int lpddr4_drv;
421*4882a593Smuzhiyun 	unsigned int lpddr4_dq_odt;
422*4882a593Smuzhiyun 	unsigned int lpddr4_ca_odt;
423*4882a593Smuzhiyun 	unsigned int phy_lpddr4_ca_drv;
424*4882a593Smuzhiyun 	unsigned int phy_lpddr4_ck_cs_drv;
425*4882a593Smuzhiyun 	unsigned int phy_lpddr4_dq_drv;
426*4882a593Smuzhiyun 	unsigned int phy_lpddr4_odt;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	unsigned int ddr4_odt_dis_freq;
429*4882a593Smuzhiyun 	unsigned int phy_ddr4_odt_dis_freq;
430*4882a593Smuzhiyun 	unsigned int ddr4_drv;
431*4882a593Smuzhiyun 	unsigned int ddr4_odt;
432*4882a593Smuzhiyun 	unsigned int phy_ddr4_ca_drv;
433*4882a593Smuzhiyun 	unsigned int phy_ddr4_ck_drv;
434*4882a593Smuzhiyun 	unsigned int phy_ddr4_dq_drv;
435*4882a593Smuzhiyun 	unsigned int phy_ddr4_odt;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	unsigned int ca_skew[15];
438*4882a593Smuzhiyun 	unsigned int cs0_skew[44];
439*4882a593Smuzhiyun 	unsigned int cs1_skew[44];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	unsigned int available;
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun struct px30_ddr_dts_config_timing {
445*4882a593Smuzhiyun 	unsigned int ddr2_speed_bin;
446*4882a593Smuzhiyun 	unsigned int ddr3_speed_bin;
447*4882a593Smuzhiyun 	unsigned int ddr4_speed_bin;
448*4882a593Smuzhiyun 	unsigned int pd_idle;
449*4882a593Smuzhiyun 	unsigned int sr_idle;
450*4882a593Smuzhiyun 	unsigned int sr_mc_gate_idle;
451*4882a593Smuzhiyun 	unsigned int srpd_lite_idle;
452*4882a593Smuzhiyun 	unsigned int standby_idle;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	unsigned int auto_pd_dis_freq;
455*4882a593Smuzhiyun 	unsigned int auto_sr_dis_freq;
456*4882a593Smuzhiyun 	/* for ddr2 only */
457*4882a593Smuzhiyun 	unsigned int ddr2_dll_dis_freq;
458*4882a593Smuzhiyun 	/* for ddr3 only */
459*4882a593Smuzhiyun 	unsigned int ddr3_dll_dis_freq;
460*4882a593Smuzhiyun 	/* for ddr4 only */
461*4882a593Smuzhiyun 	unsigned int ddr4_dll_dis_freq;
462*4882a593Smuzhiyun 	unsigned int phy_dll_dis_freq;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	unsigned int ddr2_odt_dis_freq;
465*4882a593Smuzhiyun 	unsigned int phy_ddr2_odt_dis_freq;
466*4882a593Smuzhiyun 	unsigned int ddr2_drv;
467*4882a593Smuzhiyun 	unsigned int ddr2_odt;
468*4882a593Smuzhiyun 	unsigned int phy_ddr2_ca_drv;
469*4882a593Smuzhiyun 	unsigned int phy_ddr2_ck_drv;
470*4882a593Smuzhiyun 	unsigned int phy_ddr2_dq_drv;
471*4882a593Smuzhiyun 	unsigned int phy_ddr2_odt;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	unsigned int ddr3_odt_dis_freq;
474*4882a593Smuzhiyun 	unsigned int phy_ddr3_odt_dis_freq;
475*4882a593Smuzhiyun 	unsigned int ddr3_drv;
476*4882a593Smuzhiyun 	unsigned int ddr3_odt;
477*4882a593Smuzhiyun 	unsigned int phy_ddr3_ca_drv;
478*4882a593Smuzhiyun 	unsigned int phy_ddr3_ck_drv;
479*4882a593Smuzhiyun 	unsigned int phy_ddr3_dq_drv;
480*4882a593Smuzhiyun 	unsigned int phy_ddr3_odt;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	unsigned int phy_lpddr2_odt_dis_freq;
483*4882a593Smuzhiyun 	unsigned int lpddr2_drv;
484*4882a593Smuzhiyun 	unsigned int phy_lpddr2_ca_drv;
485*4882a593Smuzhiyun 	unsigned int phy_lpddr2_ck_drv;
486*4882a593Smuzhiyun 	unsigned int phy_lpddr2_dq_drv;
487*4882a593Smuzhiyun 	unsigned int phy_lpddr2_odt;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	unsigned int lpddr3_odt_dis_freq;
490*4882a593Smuzhiyun 	unsigned int phy_lpddr3_odt_dis_freq;
491*4882a593Smuzhiyun 	unsigned int lpddr3_drv;
492*4882a593Smuzhiyun 	unsigned int lpddr3_odt;
493*4882a593Smuzhiyun 	unsigned int phy_lpddr3_ca_drv;
494*4882a593Smuzhiyun 	unsigned int phy_lpddr3_ck_drv;
495*4882a593Smuzhiyun 	unsigned int phy_lpddr3_dq_drv;
496*4882a593Smuzhiyun 	unsigned int phy_lpddr3_odt;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	unsigned int lpddr4_odt_dis_freq;
499*4882a593Smuzhiyun 	unsigned int phy_lpddr4_odt_dis_freq;
500*4882a593Smuzhiyun 	unsigned int lpddr4_drv;
501*4882a593Smuzhiyun 	unsigned int lpddr4_dq_odt;
502*4882a593Smuzhiyun 	unsigned int lpddr4_ca_odt;
503*4882a593Smuzhiyun 	unsigned int phy_lpddr4_ca_drv;
504*4882a593Smuzhiyun 	unsigned int phy_lpddr4_ck_cs_drv;
505*4882a593Smuzhiyun 	unsigned int phy_lpddr4_dq_drv;
506*4882a593Smuzhiyun 	unsigned int phy_lpddr4_odt;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	unsigned int ddr4_odt_dis_freq;
509*4882a593Smuzhiyun 	unsigned int phy_ddr4_odt_dis_freq;
510*4882a593Smuzhiyun 	unsigned int ddr4_drv;
511*4882a593Smuzhiyun 	unsigned int ddr4_odt;
512*4882a593Smuzhiyun 	unsigned int phy_ddr4_ca_drv;
513*4882a593Smuzhiyun 	unsigned int phy_ddr4_ck_drv;
514*4882a593Smuzhiyun 	unsigned int phy_ddr4_dq_drv;
515*4882a593Smuzhiyun 	unsigned int phy_ddr4_odt;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	unsigned int ca_skew[15];
518*4882a593Smuzhiyun 	unsigned int cs0_skew[44];
519*4882a593Smuzhiyun 	unsigned int cs1_skew[44];
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	unsigned int available;
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun struct rk3328_ddr_de_skew_setting {
525*4882a593Smuzhiyun 	unsigned int ca_de_skew[30];
526*4882a593Smuzhiyun 	unsigned int cs0_de_skew[84];
527*4882a593Smuzhiyun 	unsigned int cs1_de_skew[84];
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static void
rk3328_de_skew_setting_2_register(struct rk3328_ddr_de_skew_setting * de_skew,struct rk3328_ddr_dts_config_timing * tim)531*4882a593Smuzhiyun rk3328_de_skew_setting_2_register(struct rk3328_ddr_de_skew_setting *de_skew,
532*4882a593Smuzhiyun 				  struct rk3328_ddr_dts_config_timing *tim)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	u32 n;
535*4882a593Smuzhiyun 	u32 offset;
536*4882a593Smuzhiyun 	u32 shift;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	memset_io(tim->ca_skew, 0, sizeof(tim->ca_skew));
539*4882a593Smuzhiyun 	memset_io(tim->cs0_skew, 0, sizeof(tim->cs0_skew));
540*4882a593Smuzhiyun 	memset_io(tim->cs1_skew, 0, sizeof(tim->cs1_skew));
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* CA de-skew */
543*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->ca_de_skew); n++) {
544*4882a593Smuzhiyun 		offset = n / 2;
545*4882a593Smuzhiyun 		shift = n % 2;
546*4882a593Smuzhiyun 		/* 0 => 4; 1 => 0 */
547*4882a593Smuzhiyun 		shift = (shift == 0) ? 4 : 0;
548*4882a593Smuzhiyun 		tim->ca_skew[offset] &= ~(0xf << shift);
549*4882a593Smuzhiyun 		tim->ca_skew[offset] |= (de_skew->ca_de_skew[n] << shift);
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* CS0 data de-skew */
553*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->cs0_de_skew); n++) {
554*4882a593Smuzhiyun 		offset = ((n / 21) * 11) + ((n % 21) / 2);
555*4882a593Smuzhiyun 		shift = ((n % 21) % 2);
556*4882a593Smuzhiyun 		if ((n % 21) == 20)
557*4882a593Smuzhiyun 			shift = 0;
558*4882a593Smuzhiyun 		else
559*4882a593Smuzhiyun 			/* 0 => 4; 1 => 0 */
560*4882a593Smuzhiyun 			shift = (shift == 0) ? 4 : 0;
561*4882a593Smuzhiyun 		tim->cs0_skew[offset] &= ~(0xf << shift);
562*4882a593Smuzhiyun 		tim->cs0_skew[offset] |= (de_skew->cs0_de_skew[n] << shift);
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* CS1 data de-skew */
566*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->cs1_de_skew); n++) {
567*4882a593Smuzhiyun 		offset = ((n / 21) * 11) + ((n % 21) / 2);
568*4882a593Smuzhiyun 		shift = ((n % 21) % 2);
569*4882a593Smuzhiyun 		if ((n % 21) == 20)
570*4882a593Smuzhiyun 			shift = 0;
571*4882a593Smuzhiyun 		else
572*4882a593Smuzhiyun 			/* 0 => 4; 1 => 0 */
573*4882a593Smuzhiyun 			shift = (shift == 0) ? 4 : 0;
574*4882a593Smuzhiyun 		tim->cs1_skew[offset] &= ~(0xf << shift);
575*4882a593Smuzhiyun 		tim->cs1_skew[offset] |= (de_skew->cs1_de_skew[n] << shift);
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
px30_de_skew_set_2_reg(struct rk3328_ddr_de_skew_setting * de_skew,struct px30_ddr_dts_config_timing * tim)579*4882a593Smuzhiyun static void px30_de_skew_set_2_reg(struct rk3328_ddr_de_skew_setting *de_skew,
580*4882a593Smuzhiyun 				   struct px30_ddr_dts_config_timing *tim)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u32 n;
583*4882a593Smuzhiyun 	u32 offset;
584*4882a593Smuzhiyun 	u32 shift;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	memset_io(tim->ca_skew, 0, sizeof(tim->ca_skew));
587*4882a593Smuzhiyun 	memset_io(tim->cs0_skew, 0, sizeof(tim->cs0_skew));
588*4882a593Smuzhiyun 	memset_io(tim->cs1_skew, 0, sizeof(tim->cs1_skew));
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* CA de-skew */
591*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->ca_de_skew); n++) {
592*4882a593Smuzhiyun 		offset = n / 2;
593*4882a593Smuzhiyun 		shift = n % 2;
594*4882a593Smuzhiyun 		/* 0 => 4; 1 => 0 */
595*4882a593Smuzhiyun 		shift = (shift == 0) ? 4 : 0;
596*4882a593Smuzhiyun 		tim->ca_skew[offset] &= ~(0xf << shift);
597*4882a593Smuzhiyun 		tim->ca_skew[offset] |= (de_skew->ca_de_skew[n] << shift);
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* CS0 data de-skew */
601*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->cs0_de_skew); n++) {
602*4882a593Smuzhiyun 		offset = ((n / 21) * 11) + ((n % 21) / 2);
603*4882a593Smuzhiyun 		shift = ((n % 21) % 2);
604*4882a593Smuzhiyun 		if ((n % 21) == 20)
605*4882a593Smuzhiyun 			shift = 0;
606*4882a593Smuzhiyun 		else
607*4882a593Smuzhiyun 			/* 0 => 4; 1 => 0 */
608*4882a593Smuzhiyun 			shift = (shift == 0) ? 4 : 0;
609*4882a593Smuzhiyun 		tim->cs0_skew[offset] &= ~(0xf << shift);
610*4882a593Smuzhiyun 		tim->cs0_skew[offset] |= (de_skew->cs0_de_skew[n] << shift);
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* CS1 data de-skew */
614*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(de_skew->cs1_de_skew); n++) {
615*4882a593Smuzhiyun 		offset = ((n / 21) * 11) + ((n % 21) / 2);
616*4882a593Smuzhiyun 		shift = ((n % 21) % 2);
617*4882a593Smuzhiyun 		if ((n % 21) == 20)
618*4882a593Smuzhiyun 			shift = 0;
619*4882a593Smuzhiyun 		else
620*4882a593Smuzhiyun 			/* 0 => 4; 1 => 0 */
621*4882a593Smuzhiyun 			shift = (shift == 0) ? 4 : 0;
622*4882a593Smuzhiyun 		tim->cs1_skew[offset] &= ~(0xf << shift);
623*4882a593Smuzhiyun 		tim->cs1_skew[offset] |= (de_skew->cs1_de_skew[n] << shift);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
of_get_rk3328_timings(struct udevice * dev,uint32_t * timing)627*4882a593Smuzhiyun static void of_get_rk3328_timings(struct udevice *dev, uint32_t *timing)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct device_node *np_tim;
630*4882a593Smuzhiyun 	u32 *p;
631*4882a593Smuzhiyun 	struct rk3328_ddr_dts_config_timing *dts_timing;
632*4882a593Smuzhiyun 	struct rk3328_ddr_de_skew_setting *de_skew;
633*4882a593Smuzhiyun 	int ret = 0;
634*4882a593Smuzhiyun 	u32 i;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	dts_timing =
637*4882a593Smuzhiyun 		(struct rk3328_ddr_dts_config_timing *)(timing +
638*4882a593Smuzhiyun 							DTS_PAR_OFFSET / 4);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	np_tim = of_parse_phandle(ofnode_to_np(dev_ofnode(dev)),
641*4882a593Smuzhiyun 				  "ddr_timing", 0);
642*4882a593Smuzhiyun 	if (!np_tim) {
643*4882a593Smuzhiyun 		ret = -EINVAL;
644*4882a593Smuzhiyun 		goto end;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 	de_skew = malloc(sizeof(*de_skew));
647*4882a593Smuzhiyun 	if (!de_skew) {
648*4882a593Smuzhiyun 		ret = -ENOMEM;
649*4882a593Smuzhiyun 		goto end;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 	p = (u32 *)dts_timing;
652*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_timing); i++)
653*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
654*4882a593Smuzhiyun 				       rk3328_dts_timing[i], p + i);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	p = (u32 *)de_skew->ca_de_skew;
657*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_ca_timing); i++)
658*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
659*4882a593Smuzhiyun 				       rk3328_dts_ca_timing[i], p + i);
660*4882a593Smuzhiyun 	p = (u32 *)de_skew->cs0_de_skew;
661*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_cs0_timing); i++)
662*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
663*4882a593Smuzhiyun 				       rk3328_dts_cs0_timing[i], p + i);
664*4882a593Smuzhiyun 	p = (u32 *)de_skew->cs1_de_skew;
665*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_cs1_timing); i++)
666*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
667*4882a593Smuzhiyun 				       rk3328_dts_cs1_timing[i], p + i);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (!ret)
670*4882a593Smuzhiyun 		rk3328_de_skew_setting_2_register(de_skew, dts_timing);
671*4882a593Smuzhiyun 	free(de_skew);
672*4882a593Smuzhiyun end:
673*4882a593Smuzhiyun 	if (!ret) {
674*4882a593Smuzhiyun 		dts_timing->available = 1;
675*4882a593Smuzhiyun 	} else {
676*4882a593Smuzhiyun 		dts_timing->available = 0;
677*4882a593Smuzhiyun 		printf("of_get_ddr_timings: fail\n");
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
of_get_px30_timings(struct udevice * dev,uint32_t * timing)681*4882a593Smuzhiyun static void of_get_px30_timings(struct udevice *dev, uint32_t *timing)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct device_node *np_tim;
684*4882a593Smuzhiyun 	u32 *p;
685*4882a593Smuzhiyun 	struct px30_ddr_dts_config_timing *dts_timing;
686*4882a593Smuzhiyun 	struct rk3328_ddr_de_skew_setting *de_skew;
687*4882a593Smuzhiyun 	int ret = 0;
688*4882a593Smuzhiyun 	u32 i;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	dts_timing =
691*4882a593Smuzhiyun 		(struct px30_ddr_dts_config_timing *)(timing +
692*4882a593Smuzhiyun 							DTS_PAR_OFFSET / 4);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	np_tim = of_parse_phandle(ofnode_to_np(dev_ofnode(dev)),
695*4882a593Smuzhiyun 				  "ddr_timing", 0);
696*4882a593Smuzhiyun 	if (!np_tim) {
697*4882a593Smuzhiyun 		ret = -EINVAL;
698*4882a593Smuzhiyun 		goto end;
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 	de_skew = malloc(sizeof(*de_skew));
701*4882a593Smuzhiyun 	if (!de_skew) {
702*4882a593Smuzhiyun 		ret = -ENOMEM;
703*4882a593Smuzhiyun 		goto end;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 	p = (u32 *)dts_timing;
706*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(px30_dts_timing); i++)
707*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim), px30_dts_timing[i],
708*4882a593Smuzhiyun 					p + i);
709*4882a593Smuzhiyun 	p = (u32 *)de_skew->ca_de_skew;
710*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_ca_timing); i++)
711*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
712*4882a593Smuzhiyun 				       rk3328_dts_ca_timing[i], p + i);
713*4882a593Smuzhiyun 	p = (u32 *)de_skew->cs0_de_skew;
714*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_cs0_timing); i++)
715*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
716*4882a593Smuzhiyun 				       rk3328_dts_cs0_timing[i], p + i);
717*4882a593Smuzhiyun 	p = (u32 *)de_skew->cs1_de_skew;
718*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rk3328_dts_cs1_timing); i++)
719*4882a593Smuzhiyun 		ret |= ofnode_read_u32(np_to_ofnode(np_tim),
720*4882a593Smuzhiyun 				       rk3328_dts_cs1_timing[i], p + i);
721*4882a593Smuzhiyun 	if (!ret)
722*4882a593Smuzhiyun 		px30_de_skew_set_2_reg(de_skew, dts_timing);
723*4882a593Smuzhiyun 	free(de_skew);
724*4882a593Smuzhiyun end:
725*4882a593Smuzhiyun 	if (!ret) {
726*4882a593Smuzhiyun 		dts_timing->available = 1;
727*4882a593Smuzhiyun 	} else {
728*4882a593Smuzhiyun 		dts_timing->available = 0;
729*4882a593Smuzhiyun 		printf("of_get_ddr_timings: fail\n");
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
rk3328_devfreq_init(struct udevice * dev)733*4882a593Smuzhiyun static __maybe_unused int rk3328_devfreq_init(struct udevice *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct arm_smccc_res res;
736*4882a593Smuzhiyun 	u32 size;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	res = sip_smc_dram(0, 0,
739*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_GET_VERSION);
740*4882a593Smuzhiyun 	printf("current ATF version 0x%lx!\n", res.a1);
741*4882a593Smuzhiyun 	if (res.a0 || res.a1 < 0x101) {
742*4882a593Smuzhiyun 		printf("trusted firmware need to update or is invalid!\n");
743*4882a593Smuzhiyun 		return -ENXIO;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	printf("read tf version 0x%lx!\n", res.a1);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/*
749*4882a593Smuzhiyun 	 * first 4KB is used for interface parameters
750*4882a593Smuzhiyun 	 * after 4KB * N is dts parameters
751*4882a593Smuzhiyun 	 */
752*4882a593Smuzhiyun 	size = sizeof(struct rk3328_ddr_dts_config_timing);
753*4882a593Smuzhiyun 	res = sip_smc_request_share_mem(DIV_ROUND_UP(size, 4096) + 1,
754*4882a593Smuzhiyun 					SHARE_PAGE_TYPE_DDR);
755*4882a593Smuzhiyun 	if (res.a0 != 0) {
756*4882a593Smuzhiyun 		printf("no ATF memory for init\n");
757*4882a593Smuzhiyun 		return -ENOMEM;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 	ddr_psci_param = (struct share_params *)res.a1;
760*4882a593Smuzhiyun 	of_get_rk3328_timings(dev, (uint32_t *)ddr_psci_param);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	flush_cache((unsigned long)ddr_psci_param,
763*4882a593Smuzhiyun 		    (DIV_ROUND_UP(size, 4096) + 1) * 0x1000);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
766*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_INIT);
767*4882a593Smuzhiyun 	if (res.a0) {
768*4882a593Smuzhiyun 		printf("rockchip_sip_config_dram_init error:%lx\n",
769*4882a593Smuzhiyun 		       res.a0);
770*4882a593Smuzhiyun 		return -ENOMEM;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
px30_devfreq_init(struct udevice * dev)776*4882a593Smuzhiyun static __maybe_unused int px30_devfreq_init(struct udevice *dev)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct arm_smccc_res res;
779*4882a593Smuzhiyun 	u32 size;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	res = sip_smc_dram(0, 0,
782*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_GET_VERSION);
783*4882a593Smuzhiyun 	printf("current ATF version 0x%lx!\n", res.a1);
784*4882a593Smuzhiyun 	if (res.a0 || res.a1 < 0x103) {
785*4882a593Smuzhiyun 		printf("trusted firmware need to update or is invalid!\n");
786*4882a593Smuzhiyun 		return -ENXIO;
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	printf("read tf version 0x%lx!\n", res.a1);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/*
792*4882a593Smuzhiyun 	 * first 4KB is used for interface parameters
793*4882a593Smuzhiyun 	 * after 4KB * N is dts parameters
794*4882a593Smuzhiyun 	 */
795*4882a593Smuzhiyun 	size = sizeof(struct px30_ddr_dts_config_timing);
796*4882a593Smuzhiyun 	res = sip_smc_request_share_mem(DIV_ROUND_UP(size, 4096) + 1,
797*4882a593Smuzhiyun 					SHARE_PAGE_TYPE_DDR);
798*4882a593Smuzhiyun 	if (res.a0 != 0) {
799*4882a593Smuzhiyun 		printf("no ATF memory for init\n");
800*4882a593Smuzhiyun 		return -ENOMEM;
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	ddr_psci_param = (struct share_params *)res.a1;
804*4882a593Smuzhiyun 	of_get_px30_timings(dev, (uint32_t *)ddr_psci_param);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	flush_cache((unsigned long)ddr_psci_param,
807*4882a593Smuzhiyun 		    (DIV_ROUND_UP(size, 4096) + 1) * 0x1000);
808*4882a593Smuzhiyun 	res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
809*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_INIT);
810*4882a593Smuzhiyun 	if (res.a0) {
811*4882a593Smuzhiyun 		printf("rockchip_sip_config_dram_init error:%lx\n",
812*4882a593Smuzhiyun 		       res.a0);
813*4882a593Smuzhiyun 		return -ENOMEM;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
rockchip_ddrclk_sip_set_rate_v2(unsigned long drate)819*4882a593Smuzhiyun int rockchip_ddrclk_sip_set_rate_v2(unsigned long drate)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct share_params *p;
822*4882a593Smuzhiyun 	struct arm_smccc_res res;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	p = ddr_psci_param;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	p->hz = drate;
827*4882a593Smuzhiyun 	p->lcdc_type = 0;
828*4882a593Smuzhiyun 	p->wait_flag1 = 0;
829*4882a593Smuzhiyun 	p->wait_flag0 = 0;
830*4882a593Smuzhiyun 	p->complt_hwirq = 105;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	flush_cache((unsigned long)ddr_psci_param, sizeof(struct share_params));
833*4882a593Smuzhiyun 	res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
834*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_SET_RATE);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return res.a0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
rockchip_ddrclk_sip_recalc_rate_v2(void)839*4882a593Smuzhiyun unsigned long rockchip_ddrclk_sip_recalc_rate_v2(void)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct arm_smccc_res res;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
844*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_GET_RATE);
845*4882a593Smuzhiyun 	if (!res.a0)
846*4882a593Smuzhiyun 		return res.a1;
847*4882a593Smuzhiyun 	else
848*4882a593Smuzhiyun 		return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
rockchip_ddrclk_sip_round_rate_v2(unsigned long rate)851*4882a593Smuzhiyun unsigned long rockchip_ddrclk_sip_round_rate_v2(unsigned long rate)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	struct share_params *p;
854*4882a593Smuzhiyun 	struct arm_smccc_res res;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	p = ddr_psci_param;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	p->hz = rate;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	flush_cache((unsigned long)ddr_psci_param, sizeof(struct share_params));
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	res = sip_smc_dram(SHARE_PAGE_TYPE_DDR, 0,
863*4882a593Smuzhiyun 			   ROCKCHIP_SIP_CONFIG_DRAM_ROUND_RATE);
864*4882a593Smuzhiyun 	if (!res.a0)
865*4882a593Smuzhiyun 		return res.a1;
866*4882a593Smuzhiyun 	else
867*4882a593Smuzhiyun 		return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
set_ddr_freq(unsigned long freq)870*4882a593Smuzhiyun int set_ddr_freq(unsigned long freq)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	if (freq < MHZ)
873*4882a593Smuzhiyun 		freq *= MHZ;
874*4882a593Smuzhiyun 	if (freq) {
875*4882a593Smuzhiyun 		freq = rockchip_ddrclk_sip_round_rate_v2(freq);
876*4882a593Smuzhiyun 		rockchip_ddrclk_sip_set_rate_v2(freq);
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 	freq = rockchip_ddrclk_sip_recalc_rate_v2();
879*4882a593Smuzhiyun 	printf("current ddr freq:%lu Hz\n", freq);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return freq;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
rockchip_dmcfreq_probe(struct udevice * dev)884*4882a593Smuzhiyun int rockchip_dmcfreq_probe(struct udevice *dev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	int ret;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_PX30)
889*4882a593Smuzhiyun 	ret = px30_devfreq_init(dev);
890*4882a593Smuzhiyun #elif defined(CONFIG_ROCKCHIP_RK3328)
891*4882a593Smuzhiyun 	ret = rk3328_devfreq_init(dev);
892*4882a593Smuzhiyun #else
893*4882a593Smuzhiyun 	ret = -1;
894*4882a593Smuzhiyun 	printf("Unsupported chip type\n");
895*4882a593Smuzhiyun #endif
896*4882a593Smuzhiyun 	if (ret)
897*4882a593Smuzhiyun 		return ret;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	printf("dram freq:%ld Hz\n", rockchip_ddrclk_sip_recalc_rate_v2());
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	return 0;
902*4882a593Smuzhiyun }
903