xref: /OK3568_Linux_fs/u-boot/drivers/qe/uec_phy.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2005, 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Shlomi Gridish <gridish@freescale.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Description: UCC ethernet driver -- PHY handling
7*4882a593Smuzhiyun  *		Driver for UEC on QE
8*4882a593Smuzhiyun  *		Based on 8260_io/fcc_enet.c
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #ifndef __UEC_PHY_H__
13*4882a593Smuzhiyun #define __UEC_PHY_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define MII_end ((u32)-2)
16*4882a593Smuzhiyun #define MII_read ((u32)-1)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MIIMIND_BUSY		0x00000001
19*4882a593Smuzhiyun #define MIIMIND_NOTVALID	0x00000004
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define UGETH_AN_TIMEOUT	2000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Cicada Extended Control Register 1 */
24*4882a593Smuzhiyun #define MII_CIS8201_EXT_CON1	    0x17
25*4882a593Smuzhiyun #define MII_CIS8201_EXTCON1_INIT    0x0000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Cicada Interrupt Mask Register */
28*4882a593Smuzhiyun #define MII_CIS8201_IMASK	    0x19
29*4882a593Smuzhiyun #define MII_CIS8201_IMASK_IEN	    0x8000
30*4882a593Smuzhiyun #define MII_CIS8201_IMASK_SPEED	    0x4000
31*4882a593Smuzhiyun #define MII_CIS8201_IMASK_LINK	    0x2000
32*4882a593Smuzhiyun #define MII_CIS8201_IMASK_DUPLEX    0x1000
33*4882a593Smuzhiyun #define MII_CIS8201_IMASK_MASK	    0xf000
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Cicada Interrupt Status Register */
36*4882a593Smuzhiyun #define MII_CIS8201_ISTAT	    0x1a
37*4882a593Smuzhiyun #define MII_CIS8201_ISTAT_STATUS    0x8000
38*4882a593Smuzhiyun #define MII_CIS8201_ISTAT_SPEED	    0x4000
39*4882a593Smuzhiyun #define MII_CIS8201_ISTAT_LINK	    0x2000
40*4882a593Smuzhiyun #define MII_CIS8201_ISTAT_DUPLEX    0x1000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Cicada Auxiliary Control/Status Register */
43*4882a593Smuzhiyun #define MII_CIS8201_AUX_CONSTAT	       0x1c
44*4882a593Smuzhiyun #define MII_CIS8201_AUXCONSTAT_INIT    0x0004
45*4882a593Smuzhiyun #define MII_CIS8201_AUXCONSTAT_DUPLEX  0x0020
46*4882a593Smuzhiyun #define MII_CIS8201_AUXCONSTAT_SPEED   0x0018
47*4882a593Smuzhiyun #define MII_CIS8201_AUXCONSTAT_GBIT    0x0010
48*4882a593Smuzhiyun #define MII_CIS8201_AUXCONSTAT_100     0x0008
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* 88E1011 PHY Status Register */
51*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS		0x11
52*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_1000		0x8000
53*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_100		0x4000
54*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_SPD_MASK	0xc000
55*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX	0x2000
56*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_RESOLVED	0x0800
57*4882a593Smuzhiyun #define MII_M1011_PHY_SPEC_STATUS_LINK		0x0400
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define MII_M1011_IEVENT		0x13
60*4882a593Smuzhiyun #define MII_M1011_IEVENT_CLEAR		0x0000
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MII_M1011_IMASK			0x12
63*4882a593Smuzhiyun #define MII_M1011_IMASK_INIT		0x6400
64*4882a593Smuzhiyun #define MII_M1011_IMASK_CLEAR		0x0000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* 88E1111 PHY Register */
67*4882a593Smuzhiyun #define MII_M1111_PHY_EXT_CR            0x14
68*4882a593Smuzhiyun #define MII_M1111_RX_DELAY              0x80
69*4882a593Smuzhiyun #define MII_M1111_TX_DELAY              0x2
70*4882a593Smuzhiyun #define MII_M1111_PHY_EXT_SR            0x1b
71*4882a593Smuzhiyun #define MII_M1111_HWCFG_MODE_MASK       0xf
72*4882a593Smuzhiyun #define MII_M1111_HWCFG_MODE_RGMII      0xb
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MII_DM9161_SCR			0x10
75*4882a593Smuzhiyun #define MII_DM9161_SCR_INIT		0x0610
76*4882a593Smuzhiyun #define MII_DM9161_SCR_RMII_INIT	0x0710
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* DM9161 Specified Configuration and Status Register */
79*4882a593Smuzhiyun #define MII_DM9161_SCSR			0x11
80*4882a593Smuzhiyun #define MII_DM9161_SCSR_100F		0x8000
81*4882a593Smuzhiyun #define MII_DM9161_SCSR_100H		0x4000
82*4882a593Smuzhiyun #define MII_DM9161_SCSR_10F		0x2000
83*4882a593Smuzhiyun #define MII_DM9161_SCSR_10H		0x1000
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* DM9161 Interrupt Register */
86*4882a593Smuzhiyun #define MII_DM9161_INTR			0x15
87*4882a593Smuzhiyun #define MII_DM9161_INTR_PEND		0x8000
88*4882a593Smuzhiyun #define MII_DM9161_INTR_DPLX_MASK	0x0800
89*4882a593Smuzhiyun #define MII_DM9161_INTR_SPD_MASK	0x0400
90*4882a593Smuzhiyun #define MII_DM9161_INTR_LINK_MASK	0x0200
91*4882a593Smuzhiyun #define MII_DM9161_INTR_MASK		0x0100
92*4882a593Smuzhiyun #define MII_DM9161_INTR_DPLX_CHANGE	0x0010
93*4882a593Smuzhiyun #define MII_DM9161_INTR_SPD_CHANGE	0x0008
94*4882a593Smuzhiyun #define MII_DM9161_INTR_LINK_CHANGE	0x0004
95*4882a593Smuzhiyun #define MII_DM9161_INTR_INIT		0x0000
96*4882a593Smuzhiyun #define MII_DM9161_INTR_STOP	\
97*4882a593Smuzhiyun (MII_DM9161_INTR_DPLX_MASK | MII_DM9161_INTR_SPD_MASK \
98*4882a593Smuzhiyun  | MII_DM9161_INTR_LINK_MASK | MII_DM9161_INTR_MASK)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* DM9161 10BT Configuration/Status */
101*4882a593Smuzhiyun #define MII_DM9161_10BTCSR		0x12
102*4882a593Smuzhiyun #define MII_DM9161_10BTCSR_INIT		0x7800
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define MII_BASIC_FEATURES    (SUPPORTED_10baseT_Half | \
105*4882a593Smuzhiyun 		 SUPPORTED_10baseT_Full | \
106*4882a593Smuzhiyun 		 SUPPORTED_100baseT_Half | \
107*4882a593Smuzhiyun 		 SUPPORTED_100baseT_Full | \
108*4882a593Smuzhiyun 		 SUPPORTED_Autoneg | \
109*4882a593Smuzhiyun 		 SUPPORTED_TP | \
110*4882a593Smuzhiyun 		 SUPPORTED_MII)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define MII_GBIT_FEATURES    (MII_BASIC_FEATURES | \
113*4882a593Smuzhiyun 		 SUPPORTED_1000baseT_Half | \
114*4882a593Smuzhiyun 		 SUPPORTED_1000baseT_Full)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define MII_READ_COMMAND		0x00000001
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define MII_INTERRUPT_DISABLED		0x0
119*4882a593Smuzhiyun #define MII_INTERRUPT_ENABLED		0x1
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define SPEED_10    10
122*4882a593Smuzhiyun #define SPEED_100   100
123*4882a593Smuzhiyun #define SPEED_1000  1000
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Duplex, half or full. */
126*4882a593Smuzhiyun #define DUPLEX_HALF		0x00
127*4882a593Smuzhiyun #define DUPLEX_FULL		0x01
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Indicates what features are supported by the interface. */
130*4882a593Smuzhiyun #define SUPPORTED_10baseT_Half		(1 << 0)
131*4882a593Smuzhiyun #define SUPPORTED_10baseT_Full		(1 << 1)
132*4882a593Smuzhiyun #define SUPPORTED_100baseT_Half		(1 << 2)
133*4882a593Smuzhiyun #define SUPPORTED_100baseT_Full		(1 << 3)
134*4882a593Smuzhiyun #define SUPPORTED_1000baseT_Half	(1 << 4)
135*4882a593Smuzhiyun #define SUPPORTED_1000baseT_Full	(1 << 5)
136*4882a593Smuzhiyun #define SUPPORTED_Autoneg		(1 << 6)
137*4882a593Smuzhiyun #define SUPPORTED_TP			(1 << 7)
138*4882a593Smuzhiyun #define SUPPORTED_AUI			(1 << 8)
139*4882a593Smuzhiyun #define SUPPORTED_MII			(1 << 9)
140*4882a593Smuzhiyun #define SUPPORTED_FIBRE			(1 << 10)
141*4882a593Smuzhiyun #define SUPPORTED_BNC			(1 << 11)
142*4882a593Smuzhiyun #define SUPPORTED_10000baseT_Full	(1 << 12)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define ADVERTISED_10baseT_Half		(1 << 0)
145*4882a593Smuzhiyun #define ADVERTISED_10baseT_Full		(1 << 1)
146*4882a593Smuzhiyun #define ADVERTISED_100baseT_Half	(1 << 2)
147*4882a593Smuzhiyun #define ADVERTISED_100baseT_Full	(1 << 3)
148*4882a593Smuzhiyun #define ADVERTISED_1000baseT_Half	(1 << 4)
149*4882a593Smuzhiyun #define ADVERTISED_1000baseT_Full	(1 << 5)
150*4882a593Smuzhiyun #define ADVERTISED_Autoneg		(1 << 6)
151*4882a593Smuzhiyun #define ADVERTISED_TP			(1 << 7)
152*4882a593Smuzhiyun #define ADVERTISED_AUI			(1 << 8)
153*4882a593Smuzhiyun #define ADVERTISED_MII			(1 << 9)
154*4882a593Smuzhiyun #define ADVERTISED_FIBRE		(1 << 10)
155*4882a593Smuzhiyun #define ADVERTISED_BNC			(1 << 11)
156*4882a593Smuzhiyun #define ADVERTISED_10000baseT_Full	(1 << 12)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Taken from mii_if_info and sungem_phy.h */
159*4882a593Smuzhiyun struct uec_mii_info {
160*4882a593Smuzhiyun 	/* Information about the PHY type */
161*4882a593Smuzhiyun 	/* And management functions */
162*4882a593Smuzhiyun 	struct phy_info *phyinfo;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	struct eth_device *dev;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* forced speed & duplex (no autoneg)
167*4882a593Smuzhiyun 	 * partner speed & duplex & pause (autoneg)
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	int speed;
170*4882a593Smuzhiyun 	int duplex;
171*4882a593Smuzhiyun 	int pause;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* The most recently read link state */
174*4882a593Smuzhiyun 	int link;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Enabled Interrupts */
177*4882a593Smuzhiyun 	u32 interrupts;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	u32 advertising;
180*4882a593Smuzhiyun 	int autoneg;
181*4882a593Smuzhiyun 	int mii_id;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* private data pointer */
184*4882a593Smuzhiyun 	/* For use by PHYs to maintain extra state */
185*4882a593Smuzhiyun 	void *priv;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Provided by ethernet driver */
188*4882a593Smuzhiyun 	int (*mdio_read) (struct eth_device * dev, int mii_id, int reg);
189*4882a593Smuzhiyun 	void (*mdio_write) (struct eth_device * dev, int mii_id, int reg,
190*4882a593Smuzhiyun 			    int val);
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* struct phy_info: a structure which defines attributes for a PHY
194*4882a593Smuzhiyun  *
195*4882a593Smuzhiyun  * id will contain a number which represents the PHY.  During
196*4882a593Smuzhiyun  * startup, the driver will poll the PHY to find out what its
197*4882a593Smuzhiyun  * UID--as defined by registers 2 and 3--is.  The 32-bit result
198*4882a593Smuzhiyun  * gotten from the PHY will be ANDed with phy_id_mask to
199*4882a593Smuzhiyun  * discard any bits which may change based on revision numbers
200*4882a593Smuzhiyun  * unimportant to functionality
201*4882a593Smuzhiyun  *
202*4882a593Smuzhiyun  * There are 6 commands which take a ugeth_mii_info structure.
203*4882a593Smuzhiyun  * Each PHY must declare config_aneg, and read_status.
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun struct phy_info {
206*4882a593Smuzhiyun 	u32 phy_id;
207*4882a593Smuzhiyun 	char *name;
208*4882a593Smuzhiyun 	unsigned int phy_id_mask;
209*4882a593Smuzhiyun 	u32 features;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Called to initialize the PHY */
212*4882a593Smuzhiyun 	int (*init) (struct uec_mii_info * mii_info);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Called to suspend the PHY for power */
215*4882a593Smuzhiyun 	int (*suspend) (struct uec_mii_info * mii_info);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Reconfigures autonegotiation (or disables it) */
218*4882a593Smuzhiyun 	int (*config_aneg) (struct uec_mii_info * mii_info);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Determines the negotiated speed and duplex */
221*4882a593Smuzhiyun 	int (*read_status) (struct uec_mii_info * mii_info);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Clears any pending interrupts */
224*4882a593Smuzhiyun 	int (*ack_interrupt) (struct uec_mii_info * mii_info);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Enables or disables interrupts */
227*4882a593Smuzhiyun 	int (*config_intr) (struct uec_mii_info * mii_info);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Clears up any memory if needed */
230*4882a593Smuzhiyun 	void (*close) (struct uec_mii_info * mii_info);
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info);
234*4882a593Smuzhiyun void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum,
235*4882a593Smuzhiyun 		    int value);
236*4882a593Smuzhiyun int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum);
237*4882a593Smuzhiyun void mii_clear_phy_interrupt (struct uec_mii_info *mii_info);
238*4882a593Smuzhiyun void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
239*4882a593Smuzhiyun 				  u32 interrupts);
240*4882a593Smuzhiyun #endif /* __UEC_PHY_H__ */
241