1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2005,2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Shlomi Gridish
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Description: UCC GETH Driver -- PHY handling
7*4882a593Smuzhiyun * Driver for UEC on QE
8*4882a593Smuzhiyun * Based on 8260_io/fcc_enet.c
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <net.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/immap_qe.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include "uccf.h"
20*4882a593Smuzhiyun #include "uec.h"
21*4882a593Smuzhiyun #include "uec_phy.h"
22*4882a593Smuzhiyun #include "miiphy.h"
23*4882a593Smuzhiyun #include <fsl_qe.h>
24*4882a593Smuzhiyun #include <phy.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ugphy_printk(format, arg...) \
27*4882a593Smuzhiyun printf(format "\n", ## arg)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ugphy_dbg(format, arg...) \
30*4882a593Smuzhiyun ugphy_printk(format , ## arg)
31*4882a593Smuzhiyun #define ugphy_err(format, arg...) \
32*4882a593Smuzhiyun ugphy_printk(format , ## arg)
33*4882a593Smuzhiyun #define ugphy_info(format, arg...) \
34*4882a593Smuzhiyun ugphy_printk(format , ## arg)
35*4882a593Smuzhiyun #define ugphy_warn(format, arg...) \
36*4882a593Smuzhiyun ugphy_printk(format , ## arg)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #ifdef UEC_VERBOSE_DEBUG
39*4882a593Smuzhiyun #define ugphy_vdbg ugphy_dbg
40*4882a593Smuzhiyun #else
41*4882a593Smuzhiyun #define ugphy_vdbg(ugeth, fmt, args...) do { } while (0)
42*4882a593Smuzhiyun #endif /* UEC_VERBOSE_DEBUG */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*--------------------------------------------------------------------+
45*4882a593Smuzhiyun * Fixed PHY (PHY-less) support for Ethernet Ports.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * Copied from arch/powerpc/cpu/ppc4xx/4xx_enet.c
48*4882a593Smuzhiyun *--------------------------------------------------------------------*/
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Some boards do not have a PHY for each ethernet port. These ports are known
52*4882a593Smuzhiyun * as Fixed PHY (or PHY-less) ports. For such ports, set the appropriate
53*4882a593Smuzhiyun * CONFIG_SYS_UECx_PHY_ADDR equal to CONFIG_FIXED_PHY_ADDR (an unused address)
54*4882a593Smuzhiyun * When the drver tries to identify the PHYs, CONFIG_FIXED_PHY will be returned
55*4882a593Smuzhiyun * and the driver will search CONFIG_SYS_FIXED_PHY_PORTS to find what network
56*4882a593Smuzhiyun * speed and duplex should be for the port.
57*4882a593Smuzhiyun *
58*4882a593Smuzhiyun * Example board header configuration file:
59*4882a593Smuzhiyun * #define CONFIG_FIXED_PHY 0xFFFFFFFF
60*4882a593Smuzhiyun * #define CONFIG_SYS_FIXED_PHY_ADDR 0x1E (pick an unused phy address)
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * #define CONFIG_SYS_UEC1_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR
63*4882a593Smuzhiyun * #define CONFIG_SYS_UEC2_PHY_ADDR 0x02
64*4882a593Smuzhiyun * #define CONFIG_SYS_UEC3_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR
65*4882a593Smuzhiyun * #define CONFIG_SYS_UEC4_PHY_ADDR 0x04
66*4882a593Smuzhiyun *
67*4882a593Smuzhiyun * #define CONFIG_SYS_FIXED_PHY_PORT(name,speed,duplex) \
68*4882a593Smuzhiyun * {name, speed, duplex},
69*4882a593Smuzhiyun *
70*4882a593Smuzhiyun * #define CONFIG_SYS_FIXED_PHY_PORTS \
71*4882a593Smuzhiyun * CONFIG_SYS_FIXED_PHY_PORT("UEC0",SPEED_100,DUPLEX_FULL) \
72*4882a593Smuzhiyun * CONFIG_SYS_FIXED_PHY_PORT("UEC2",SPEED_100,DUPLEX_HALF)
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifndef CONFIG_FIXED_PHY
76*4882a593Smuzhiyun #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #ifndef CONFIG_SYS_FIXED_PHY_PORTS
80*4882a593Smuzhiyun #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct fixed_phy_port {
84*4882a593Smuzhiyun char name[16]; /* ethernet port name */
85*4882a593Smuzhiyun unsigned int speed; /* specified speed 10,100 or 1000 */
86*4882a593Smuzhiyun unsigned int duplex; /* specified duplex FULL or HALF */
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct fixed_phy_port fixed_phy_port[] = {
90*4882a593Smuzhiyun CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*--------------------------------------------------------------------+
94*4882a593Smuzhiyun * BitBang MII support for ethernet ports
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * Based from MPC8560ADS implementation
97*4882a593Smuzhiyun *--------------------------------------------------------------------*/
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * Example board header file to define bitbang ethernet ports:
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun * #define CONFIG_SYS_BITBANG_PHY_PORT(name) name,
102*4882a593Smuzhiyun * #define CONFIG_SYS_BITBANG_PHY_PORTS CONFIG_SYS_BITBANG_PHY_PORT("UEC0")
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #ifndef CONFIG_SYS_BITBANG_PHY_PORTS
105*4882a593Smuzhiyun #define CONFIG_SYS_BITBANG_PHY_PORTS /* default is an empty array */
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #if defined(CONFIG_BITBANGMII)
109*4882a593Smuzhiyun static const char *bitbang_phy_port[] = {
110*4882a593Smuzhiyun CONFIG_SYS_BITBANG_PHY_PORTS /* defined in board configuration file */
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun #endif /* CONFIG_BITBANGMII */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static void config_genmii_advert (struct uec_mii_info *mii_info);
115*4882a593Smuzhiyun static void genmii_setup_forced (struct uec_mii_info *mii_info);
116*4882a593Smuzhiyun static void genmii_restart_aneg (struct uec_mii_info *mii_info);
117*4882a593Smuzhiyun static int gbit_config_aneg (struct uec_mii_info *mii_info);
118*4882a593Smuzhiyun static int genmii_config_aneg (struct uec_mii_info *mii_info);
119*4882a593Smuzhiyun static int genmii_update_link (struct uec_mii_info *mii_info);
120*4882a593Smuzhiyun static int genmii_read_status (struct uec_mii_info *mii_info);
121*4882a593Smuzhiyun u16 uec_phy_read(struct uec_mii_info *mii_info, u16 regnum);
122*4882a593Smuzhiyun void uec_phy_write(struct uec_mii_info *mii_info, u16 regnum, u16 val);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Write value to the PHY for this device to the register at regnum, */
125*4882a593Smuzhiyun /* waiting until the write is done before it returns. All PHY */
126*4882a593Smuzhiyun /* configuration has to be done through the TSEC1 MIIM regs */
uec_write_phy_reg(struct eth_device * dev,int mii_id,int regnum,int value)127*4882a593Smuzhiyun void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum, int value)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun uec_private_t *ugeth = (uec_private_t *) dev->priv;
130*4882a593Smuzhiyun uec_mii_t *ug_regs;
131*4882a593Smuzhiyun enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
132*4882a593Smuzhiyun u32 tmp_reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #if defined(CONFIG_BITBANGMII)
136*4882a593Smuzhiyun u32 i = 0;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bitbang_phy_port); i++) {
139*4882a593Smuzhiyun if (strncmp(dev->name, bitbang_phy_port[i],
140*4882a593Smuzhiyun sizeof(dev->name)) == 0) {
141*4882a593Smuzhiyun (void)bb_miiphy_write(NULL, mii_id, regnum, value);
142*4882a593Smuzhiyun return;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun #endif /* CONFIG_BITBANGMII */
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ug_regs = ugeth->uec_mii_regs;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Stop the MII management read cycle */
150*4882a593Smuzhiyun out_be32 (&ug_regs->miimcom, 0);
151*4882a593Smuzhiyun /* Setting up the MII Mangement Address Register */
152*4882a593Smuzhiyun tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
153*4882a593Smuzhiyun out_be32 (&ug_regs->miimadd, tmp_reg);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Setting up the MII Mangement Control Register with the value */
156*4882a593Smuzhiyun out_be32 (&ug_regs->miimcon, (u32) value);
157*4882a593Smuzhiyun sync();
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Wait till MII management write is complete */
160*4882a593Smuzhiyun while ((in_be32 (&ug_regs->miimind)) & MIIMIND_BUSY);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Reads from register regnum in the PHY for device dev, */
164*4882a593Smuzhiyun /* returning the value. Clears miimcom first. All PHY */
165*4882a593Smuzhiyun /* configuration has to be done through the TSEC1 MIIM regs */
uec_read_phy_reg(struct eth_device * dev,int mii_id,int regnum)166*4882a593Smuzhiyun int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun uec_private_t *ugeth = (uec_private_t *) dev->priv;
169*4882a593Smuzhiyun uec_mii_t *ug_regs;
170*4882a593Smuzhiyun enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
171*4882a593Smuzhiyun u32 tmp_reg;
172*4882a593Smuzhiyun u16 value;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #if defined(CONFIG_BITBANGMII)
176*4882a593Smuzhiyun u32 i = 0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bitbang_phy_port); i++) {
179*4882a593Smuzhiyun if (strncmp(dev->name, bitbang_phy_port[i],
180*4882a593Smuzhiyun sizeof(dev->name)) == 0) {
181*4882a593Smuzhiyun (void)bb_miiphy_read(NULL, mii_id, regnum, &value);
182*4882a593Smuzhiyun return (value);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun #endif /* CONFIG_BITBANGMII */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ug_regs = ugeth->uec_mii_regs;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Setting up the MII Mangement Address Register */
190*4882a593Smuzhiyun tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
191*4882a593Smuzhiyun out_be32 (&ug_regs->miimadd, tmp_reg);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* clear MII management command cycle */
194*4882a593Smuzhiyun out_be32 (&ug_regs->miimcom, 0);
195*4882a593Smuzhiyun sync();
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Perform an MII management read cycle */
198*4882a593Smuzhiyun out_be32 (&ug_regs->miimcom, MIIMCOM_READ_CYCLE);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Wait till MII management write is complete */
201*4882a593Smuzhiyun while ((in_be32 (&ug_regs->miimind)) &
202*4882a593Smuzhiyun (MIIMIND_NOT_VALID | MIIMIND_BUSY));
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Read MII management status */
205*4882a593Smuzhiyun value = (u16) in_be32 (&ug_regs->miimstat);
206*4882a593Smuzhiyun if (value == 0xffff)
207*4882a593Smuzhiyun ugphy_vdbg
208*4882a593Smuzhiyun ("read wrong value : mii_id %d,mii_reg %d, base %08x",
209*4882a593Smuzhiyun mii_id, mii_reg, (u32) & (ug_regs->miimcfg));
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return (value);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
mii_clear_phy_interrupt(struct uec_mii_info * mii_info)214*4882a593Smuzhiyun void mii_clear_phy_interrupt (struct uec_mii_info *mii_info)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun if (mii_info->phyinfo->ack_interrupt)
217*4882a593Smuzhiyun mii_info->phyinfo->ack_interrupt (mii_info);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
mii_configure_phy_interrupt(struct uec_mii_info * mii_info,u32 interrupts)220*4882a593Smuzhiyun void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
221*4882a593Smuzhiyun u32 interrupts)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun mii_info->interrupts = interrupts;
224*4882a593Smuzhiyun if (mii_info->phyinfo->config_intr)
225*4882a593Smuzhiyun mii_info->phyinfo->config_intr (mii_info);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Writes MII_ADVERTISE with the appropriate values, after
229*4882a593Smuzhiyun * sanitizing advertise to make sure only supported features
230*4882a593Smuzhiyun * are advertised
231*4882a593Smuzhiyun */
config_genmii_advert(struct uec_mii_info * mii_info)232*4882a593Smuzhiyun static void config_genmii_advert (struct uec_mii_info *mii_info)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 advertise;
235*4882a593Smuzhiyun u16 adv;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Only allow advertising what this PHY supports */
238*4882a593Smuzhiyun mii_info->advertising &= mii_info->phyinfo->features;
239*4882a593Smuzhiyun advertise = mii_info->advertising;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Setup standard advertisement */
242*4882a593Smuzhiyun adv = uec_phy_read(mii_info, MII_ADVERTISE);
243*4882a593Smuzhiyun adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
244*4882a593Smuzhiyun if (advertise & ADVERTISED_10baseT_Half)
245*4882a593Smuzhiyun adv |= ADVERTISE_10HALF;
246*4882a593Smuzhiyun if (advertise & ADVERTISED_10baseT_Full)
247*4882a593Smuzhiyun adv |= ADVERTISE_10FULL;
248*4882a593Smuzhiyun if (advertise & ADVERTISED_100baseT_Half)
249*4882a593Smuzhiyun adv |= ADVERTISE_100HALF;
250*4882a593Smuzhiyun if (advertise & ADVERTISED_100baseT_Full)
251*4882a593Smuzhiyun adv |= ADVERTISE_100FULL;
252*4882a593Smuzhiyun uec_phy_write(mii_info, MII_ADVERTISE, adv);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
genmii_setup_forced(struct uec_mii_info * mii_info)255*4882a593Smuzhiyun static void genmii_setup_forced (struct uec_mii_info *mii_info)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun u16 ctrl;
258*4882a593Smuzhiyun u32 features = mii_info->phyinfo->features;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ctrl = uec_phy_read(mii_info, MII_BMCR);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ctrl &= ~(BMCR_FULLDPLX | BMCR_SPEED100 |
263*4882a593Smuzhiyun BMCR_SPEED1000 | BMCR_ANENABLE);
264*4882a593Smuzhiyun ctrl |= BMCR_RESET;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun switch (mii_info->speed) {
267*4882a593Smuzhiyun case SPEED_1000:
268*4882a593Smuzhiyun if (features & (SUPPORTED_1000baseT_Half
269*4882a593Smuzhiyun | SUPPORTED_1000baseT_Full)) {
270*4882a593Smuzhiyun ctrl |= BMCR_SPEED1000;
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun mii_info->speed = SPEED_100;
274*4882a593Smuzhiyun case SPEED_100:
275*4882a593Smuzhiyun if (features & (SUPPORTED_100baseT_Half
276*4882a593Smuzhiyun | SUPPORTED_100baseT_Full)) {
277*4882a593Smuzhiyun ctrl |= BMCR_SPEED100;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun mii_info->speed = SPEED_10;
281*4882a593Smuzhiyun case SPEED_10:
282*4882a593Smuzhiyun if (features & (SUPPORTED_10baseT_Half
283*4882a593Smuzhiyun | SUPPORTED_10baseT_Full))
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun default: /* Unsupported speed! */
286*4882a593Smuzhiyun ugphy_err ("%s: Bad speed!", mii_info->dev->name);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, ctrl);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Enable and Restart Autonegotiation */
genmii_restart_aneg(struct uec_mii_info * mii_info)294*4882a593Smuzhiyun static void genmii_restart_aneg (struct uec_mii_info *mii_info)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun u16 ctl;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ctl = uec_phy_read(mii_info, MII_BMCR);
299*4882a593Smuzhiyun ctl |= (BMCR_ANENABLE | BMCR_ANRESTART);
300*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, ctl);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
gbit_config_aneg(struct uec_mii_info * mii_info)303*4882a593Smuzhiyun static int gbit_config_aneg (struct uec_mii_info *mii_info)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun u16 adv;
306*4882a593Smuzhiyun u32 advertise;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (mii_info->autoneg) {
309*4882a593Smuzhiyun /* Configure the ADVERTISE register */
310*4882a593Smuzhiyun config_genmii_advert (mii_info);
311*4882a593Smuzhiyun advertise = mii_info->advertising;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun adv = uec_phy_read(mii_info, MII_CTRL1000);
314*4882a593Smuzhiyun adv &= ~(ADVERTISE_1000FULL |
315*4882a593Smuzhiyun ADVERTISE_1000HALF);
316*4882a593Smuzhiyun if (advertise & SUPPORTED_1000baseT_Half)
317*4882a593Smuzhiyun adv |= ADVERTISE_1000HALF;
318*4882a593Smuzhiyun if (advertise & SUPPORTED_1000baseT_Full)
319*4882a593Smuzhiyun adv |= ADVERTISE_1000FULL;
320*4882a593Smuzhiyun uec_phy_write(mii_info, MII_CTRL1000, adv);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* Start/Restart aneg */
323*4882a593Smuzhiyun genmii_restart_aneg (mii_info);
324*4882a593Smuzhiyun } else
325*4882a593Smuzhiyun genmii_setup_forced (mii_info);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
marvell_config_aneg(struct uec_mii_info * mii_info)330*4882a593Smuzhiyun static int marvell_config_aneg (struct uec_mii_info *mii_info)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun /* The Marvell PHY has an errata which requires
333*4882a593Smuzhiyun * that certain registers get written in order
334*4882a593Smuzhiyun * to restart autonegotiation */
335*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, BMCR_RESET);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1d, 0x1f);
338*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0x200c);
339*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1d, 0x5);
340*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0);
341*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0x100);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun gbit_config_aneg (mii_info);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
genmii_config_aneg(struct uec_mii_info * mii_info)348*4882a593Smuzhiyun static int genmii_config_aneg (struct uec_mii_info *mii_info)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun if (mii_info->autoneg) {
351*4882a593Smuzhiyun /* Speed up the common case, if link is already up, speed and
352*4882a593Smuzhiyun duplex match, skip auto neg as it already matches */
353*4882a593Smuzhiyun if (!genmii_read_status(mii_info) && mii_info->link)
354*4882a593Smuzhiyun if (mii_info->duplex == DUPLEX_FULL &&
355*4882a593Smuzhiyun mii_info->speed == SPEED_100)
356*4882a593Smuzhiyun if (mii_info->advertising &
357*4882a593Smuzhiyun ADVERTISED_100baseT_Full)
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun config_genmii_advert (mii_info);
361*4882a593Smuzhiyun genmii_restart_aneg (mii_info);
362*4882a593Smuzhiyun } else
363*4882a593Smuzhiyun genmii_setup_forced (mii_info);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
genmii_update_link(struct uec_mii_info * mii_info)368*4882a593Smuzhiyun static int genmii_update_link (struct uec_mii_info *mii_info)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun u16 status;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Status is read once to clear old link state */
373*4882a593Smuzhiyun uec_phy_read(mii_info, MII_BMSR);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun * Wait if the link is up, and autonegotiation is in progress
377*4882a593Smuzhiyun * (ie - we're capable and it's not done)
378*4882a593Smuzhiyun */
379*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_BMSR);
380*4882a593Smuzhiyun if ((status & BMSR_LSTATUS) && (status & BMSR_ANEGCAPABLE)
381*4882a593Smuzhiyun && !(status & BMSR_ANEGCOMPLETE)) {
382*4882a593Smuzhiyun int i = 0;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun while (!(status & BMSR_ANEGCOMPLETE)) {
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * Timeout reached ?
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun if (i > UGETH_AN_TIMEOUT) {
389*4882a593Smuzhiyun mii_info->link = 0;
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun i++;
394*4882a593Smuzhiyun udelay(1000); /* 1 ms */
395*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_BMSR);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun mii_info->link = 1;
398*4882a593Smuzhiyun } else {
399*4882a593Smuzhiyun if (status & BMSR_LSTATUS)
400*4882a593Smuzhiyun mii_info->link = 1;
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun mii_info->link = 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
genmii_read_status(struct uec_mii_info * mii_info)408*4882a593Smuzhiyun static int genmii_read_status (struct uec_mii_info *mii_info)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun u16 status;
411*4882a593Smuzhiyun int err;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Update the link, but return if there
414*4882a593Smuzhiyun * was an error */
415*4882a593Smuzhiyun err = genmii_update_link (mii_info);
416*4882a593Smuzhiyun if (err)
417*4882a593Smuzhiyun return err;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (mii_info->autoneg) {
420*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_STAT1000);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (status & (LPA_1000FULL | LPA_1000HALF)) {
423*4882a593Smuzhiyun mii_info->speed = SPEED_1000;
424*4882a593Smuzhiyun if (status & LPA_1000FULL)
425*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
426*4882a593Smuzhiyun else
427*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
428*4882a593Smuzhiyun } else {
429*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_LPA);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (status & (LPA_10FULL | LPA_100FULL))
432*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
433*4882a593Smuzhiyun else
434*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
435*4882a593Smuzhiyun if (status & (LPA_100FULL | LPA_100HALF))
436*4882a593Smuzhiyun mii_info->speed = SPEED_100;
437*4882a593Smuzhiyun else
438*4882a593Smuzhiyun mii_info->speed = SPEED_10;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun mii_info->pause = 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun /* On non-aneg, we assume what we put in BMCR is the speed,
443*4882a593Smuzhiyun * though magic-aneg shouldn't prevent this case from occurring
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
bcm_init(struct uec_mii_info * mii_info)449*4882a593Smuzhiyun static int bcm_init(struct uec_mii_info *mii_info)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct eth_device *edev = mii_info->dev;
452*4882a593Smuzhiyun uec_private_t *uec = edev->priv;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun gbit_config_aneg(mii_info);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if ((uec->uec_info->enet_interface_type ==
457*4882a593Smuzhiyun PHY_INTERFACE_MODE_RGMII_RXID) &&
458*4882a593Smuzhiyun (uec->uec_info->speed == SPEED_1000)) {
459*4882a593Smuzhiyun u16 val;
460*4882a593Smuzhiyun int cnt = 50;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Wait for aneg to complete. */
463*4882a593Smuzhiyun do
464*4882a593Smuzhiyun val = uec_phy_read(mii_info, MII_BMSR);
465*4882a593Smuzhiyun while (--cnt && !(val & BMSR_ANEGCOMPLETE));
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Set RDX clk delay. */
468*4882a593Smuzhiyun uec_phy_write(mii_info, 0x18, 0x7 | (7 << 12));
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun val = uec_phy_read(mii_info, 0x18);
471*4882a593Smuzhiyun /* Set RDX-RXC skew. */
472*4882a593Smuzhiyun val |= (1 << 8);
473*4882a593Smuzhiyun val |= (7 | (7 << 12));
474*4882a593Smuzhiyun /* Write bits 14:0. */
475*4882a593Smuzhiyun val |= (1 << 15);
476*4882a593Smuzhiyun uec_phy_write(mii_info, 0x18, val);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
uec_marvell_init(struct uec_mii_info * mii_info)482*4882a593Smuzhiyun static int uec_marvell_init(struct uec_mii_info *mii_info)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct eth_device *edev = mii_info->dev;
485*4882a593Smuzhiyun uec_private_t *uec = edev->priv;
486*4882a593Smuzhiyun phy_interface_t iface = uec->uec_info->enet_interface_type;
487*4882a593Smuzhiyun int speed = uec->uec_info->speed;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if ((speed == SPEED_1000) &&
490*4882a593Smuzhiyun (iface == PHY_INTERFACE_MODE_RGMII_ID ||
491*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_RXID ||
492*4882a593Smuzhiyun iface == PHY_INTERFACE_MODE_RGMII_TXID)) {
493*4882a593Smuzhiyun int temp;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun temp = uec_phy_read(mii_info, MII_M1111_PHY_EXT_CR);
496*4882a593Smuzhiyun if (iface == PHY_INTERFACE_MODE_RGMII_ID) {
497*4882a593Smuzhiyun temp |= MII_M1111_RX_DELAY | MII_M1111_TX_DELAY;
498*4882a593Smuzhiyun } else if (iface == PHY_INTERFACE_MODE_RGMII_RXID) {
499*4882a593Smuzhiyun temp &= ~MII_M1111_TX_DELAY;
500*4882a593Smuzhiyun temp |= MII_M1111_RX_DELAY;
501*4882a593Smuzhiyun } else if (iface == PHY_INTERFACE_MODE_RGMII_TXID) {
502*4882a593Smuzhiyun temp &= ~MII_M1111_RX_DELAY;
503*4882a593Smuzhiyun temp |= MII_M1111_TX_DELAY;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun uec_phy_write(mii_info, MII_M1111_PHY_EXT_CR, temp);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun temp = uec_phy_read(mii_info, MII_M1111_PHY_EXT_SR);
508*4882a593Smuzhiyun temp &= ~MII_M1111_HWCFG_MODE_MASK;
509*4882a593Smuzhiyun temp |= MII_M1111_HWCFG_MODE_RGMII;
510*4882a593Smuzhiyun uec_phy_write(mii_info, MII_M1111_PHY_EXT_SR, temp);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, BMCR_RESET);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
marvell_read_status(struct uec_mii_info * mii_info)518*4882a593Smuzhiyun static int marvell_read_status (struct uec_mii_info *mii_info)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun u16 status;
521*4882a593Smuzhiyun int err;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Update the link, but return if there
524*4882a593Smuzhiyun * was an error */
525*4882a593Smuzhiyun err = genmii_update_link (mii_info);
526*4882a593Smuzhiyun if (err)
527*4882a593Smuzhiyun return err;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* If the link is up, read the speed and duplex */
530*4882a593Smuzhiyun /* If we aren't autonegotiating, assume speeds
531*4882a593Smuzhiyun * are as set */
532*4882a593Smuzhiyun if (mii_info->autoneg && mii_info->link) {
533*4882a593Smuzhiyun int speed;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_M1011_PHY_SPEC_STATUS);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* Get the duplexity */
538*4882a593Smuzhiyun if (status & MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX)
539*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
540*4882a593Smuzhiyun else
541*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Get the speed */
544*4882a593Smuzhiyun speed = status & MII_M1011_PHY_SPEC_STATUS_SPD_MASK;
545*4882a593Smuzhiyun switch (speed) {
546*4882a593Smuzhiyun case MII_M1011_PHY_SPEC_STATUS_1000:
547*4882a593Smuzhiyun mii_info->speed = SPEED_1000;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun case MII_M1011_PHY_SPEC_STATUS_100:
550*4882a593Smuzhiyun mii_info->speed = SPEED_100;
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun default:
553*4882a593Smuzhiyun mii_info->speed = SPEED_10;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun mii_info->pause = 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
marvell_ack_interrupt(struct uec_mii_info * mii_info)562*4882a593Smuzhiyun static int marvell_ack_interrupt (struct uec_mii_info *mii_info)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun /* Clear the interrupts by reading the reg */
565*4882a593Smuzhiyun uec_phy_read(mii_info, MII_M1011_IEVENT);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
marvell_config_intr(struct uec_mii_info * mii_info)570*4882a593Smuzhiyun static int marvell_config_intr (struct uec_mii_info *mii_info)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
573*4882a593Smuzhiyun uec_phy_write(mii_info, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
574*4882a593Smuzhiyun else
575*4882a593Smuzhiyun uec_phy_write(mii_info, MII_M1011_IMASK,
576*4882a593Smuzhiyun MII_M1011_IMASK_CLEAR);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
dm9161_init(struct uec_mii_info * mii_info)581*4882a593Smuzhiyun static int dm9161_init (struct uec_mii_info *mii_info)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun /* Reset the PHY */
584*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, uec_phy_read(mii_info, MII_BMCR) |
585*4882a593Smuzhiyun BMCR_RESET);
586*4882a593Smuzhiyun /* PHY and MAC connect */
587*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, uec_phy_read(mii_info, MII_BMCR) &
588*4882a593Smuzhiyun ~BMCR_ISOLATE);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun uec_phy_write(mii_info, MII_DM9161_SCR, MII_DM9161_SCR_INIT);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun config_genmii_advert (mii_info);
593*4882a593Smuzhiyun /* Start/restart aneg */
594*4882a593Smuzhiyun genmii_config_aneg (mii_info);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
dm9161_config_aneg(struct uec_mii_info * mii_info)599*4882a593Smuzhiyun static int dm9161_config_aneg (struct uec_mii_info *mii_info)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
dm9161_read_status(struct uec_mii_info * mii_info)604*4882a593Smuzhiyun static int dm9161_read_status (struct uec_mii_info *mii_info)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u16 status;
607*4882a593Smuzhiyun int err;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Update the link, but return if there was an error */
610*4882a593Smuzhiyun err = genmii_update_link (mii_info);
611*4882a593Smuzhiyun if (err)
612*4882a593Smuzhiyun return err;
613*4882a593Smuzhiyun /* If the link is up, read the speed and duplex
614*4882a593Smuzhiyun If we aren't autonegotiating assume speeds are as set */
615*4882a593Smuzhiyun if (mii_info->autoneg && mii_info->link) {
616*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_DM9161_SCSR);
617*4882a593Smuzhiyun if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_100H))
618*4882a593Smuzhiyun mii_info->speed = SPEED_100;
619*4882a593Smuzhiyun else
620*4882a593Smuzhiyun mii_info->speed = SPEED_10;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_10F))
623*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
624*4882a593Smuzhiyun else
625*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
dm9161_ack_interrupt(struct uec_mii_info * mii_info)631*4882a593Smuzhiyun static int dm9161_ack_interrupt (struct uec_mii_info *mii_info)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun /* Clear the interrupt by reading the reg */
634*4882a593Smuzhiyun uec_phy_read(mii_info, MII_DM9161_INTR);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
dm9161_config_intr(struct uec_mii_info * mii_info)639*4882a593Smuzhiyun static int dm9161_config_intr (struct uec_mii_info *mii_info)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
642*4882a593Smuzhiyun uec_phy_write(mii_info, MII_DM9161_INTR, MII_DM9161_INTR_INIT);
643*4882a593Smuzhiyun else
644*4882a593Smuzhiyun uec_phy_write(mii_info, MII_DM9161_INTR, MII_DM9161_INTR_STOP);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
dm9161_close(struct uec_mii_info * mii_info)649*4882a593Smuzhiyun static void dm9161_close (struct uec_mii_info *mii_info)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
fixed_phy_aneg(struct uec_mii_info * mii_info)653*4882a593Smuzhiyun static int fixed_phy_aneg (struct uec_mii_info *mii_info)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun mii_info->autoneg = 0; /* Turn off auto negotiation for fixed phy */
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
fixed_phy_read_status(struct uec_mii_info * mii_info)659*4882a593Smuzhiyun static int fixed_phy_read_status (struct uec_mii_info *mii_info)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun int i = 0;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
664*4882a593Smuzhiyun if (strncmp(mii_info->dev->name, fixed_phy_port[i].name,
665*4882a593Smuzhiyun strlen(mii_info->dev->name)) == 0) {
666*4882a593Smuzhiyun mii_info->speed = fixed_phy_port[i].speed;
667*4882a593Smuzhiyun mii_info->duplex = fixed_phy_port[i].duplex;
668*4882a593Smuzhiyun mii_info->link = 1; /* Link is always UP */
669*4882a593Smuzhiyun mii_info->pause = 0;
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
smsc_config_aneg(struct uec_mii_info * mii_info)676*4882a593Smuzhiyun static int smsc_config_aneg (struct uec_mii_info *mii_info)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
smsc_read_status(struct uec_mii_info * mii_info)681*4882a593Smuzhiyun static int smsc_read_status (struct uec_mii_info *mii_info)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun u16 status;
684*4882a593Smuzhiyun int err;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* Update the link, but return if there
687*4882a593Smuzhiyun * was an error */
688*4882a593Smuzhiyun err = genmii_update_link (mii_info);
689*4882a593Smuzhiyun if (err)
690*4882a593Smuzhiyun return err;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* If the link is up, read the speed and duplex */
693*4882a593Smuzhiyun /* If we aren't autonegotiating, assume speeds
694*4882a593Smuzhiyun * are as set */
695*4882a593Smuzhiyun if (mii_info->autoneg && mii_info->link) {
696*4882a593Smuzhiyun int val;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun status = uec_phy_read(mii_info, 0x1f);
699*4882a593Smuzhiyun val = (status & 0x1c) >> 2;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun switch (val) {
702*4882a593Smuzhiyun case 1:
703*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
704*4882a593Smuzhiyun mii_info->speed = SPEED_10;
705*4882a593Smuzhiyun break;
706*4882a593Smuzhiyun case 5:
707*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
708*4882a593Smuzhiyun mii_info->speed = SPEED_10;
709*4882a593Smuzhiyun break;
710*4882a593Smuzhiyun case 2:
711*4882a593Smuzhiyun mii_info->duplex = DUPLEX_HALF;
712*4882a593Smuzhiyun mii_info->speed = SPEED_100;
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun case 6:
715*4882a593Smuzhiyun mii_info->duplex = DUPLEX_FULL;
716*4882a593Smuzhiyun mii_info->speed = SPEED_100;
717*4882a593Smuzhiyun break;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun mii_info->pause = 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun return 0;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun static struct phy_info phy_info_dm9161 = {
726*4882a593Smuzhiyun .phy_id = 0x0181b880,
727*4882a593Smuzhiyun .phy_id_mask = 0x0ffffff0,
728*4882a593Smuzhiyun .name = "Davicom DM9161E",
729*4882a593Smuzhiyun .init = dm9161_init,
730*4882a593Smuzhiyun .config_aneg = dm9161_config_aneg,
731*4882a593Smuzhiyun .read_status = dm9161_read_status,
732*4882a593Smuzhiyun .close = dm9161_close,
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static struct phy_info phy_info_dm9161a = {
736*4882a593Smuzhiyun .phy_id = 0x0181b8a0,
737*4882a593Smuzhiyun .phy_id_mask = 0x0ffffff0,
738*4882a593Smuzhiyun .name = "Davicom DM9161A",
739*4882a593Smuzhiyun .features = MII_BASIC_FEATURES,
740*4882a593Smuzhiyun .init = dm9161_init,
741*4882a593Smuzhiyun .config_aneg = dm9161_config_aneg,
742*4882a593Smuzhiyun .read_status = dm9161_read_status,
743*4882a593Smuzhiyun .ack_interrupt = dm9161_ack_interrupt,
744*4882a593Smuzhiyun .config_intr = dm9161_config_intr,
745*4882a593Smuzhiyun .close = dm9161_close,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static struct phy_info phy_info_marvell = {
749*4882a593Smuzhiyun .phy_id = 0x01410c00,
750*4882a593Smuzhiyun .phy_id_mask = 0xffffff00,
751*4882a593Smuzhiyun .name = "Marvell 88E11x1",
752*4882a593Smuzhiyun .features = MII_GBIT_FEATURES,
753*4882a593Smuzhiyun .init = &uec_marvell_init,
754*4882a593Smuzhiyun .config_aneg = &marvell_config_aneg,
755*4882a593Smuzhiyun .read_status = &marvell_read_status,
756*4882a593Smuzhiyun .ack_interrupt = &marvell_ack_interrupt,
757*4882a593Smuzhiyun .config_intr = &marvell_config_intr,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static struct phy_info phy_info_bcm5481 = {
761*4882a593Smuzhiyun .phy_id = 0x0143bca0,
762*4882a593Smuzhiyun .phy_id_mask = 0xffffff0,
763*4882a593Smuzhiyun .name = "Broadcom 5481",
764*4882a593Smuzhiyun .features = MII_GBIT_FEATURES,
765*4882a593Smuzhiyun .read_status = genmii_read_status,
766*4882a593Smuzhiyun .init = bcm_init,
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static struct phy_info phy_info_fixedphy = {
770*4882a593Smuzhiyun .phy_id = CONFIG_FIXED_PHY,
771*4882a593Smuzhiyun .phy_id_mask = CONFIG_FIXED_PHY,
772*4882a593Smuzhiyun .name = "Fixed PHY",
773*4882a593Smuzhiyun .config_aneg = fixed_phy_aneg,
774*4882a593Smuzhiyun .read_status = fixed_phy_read_status,
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static struct phy_info phy_info_smsclan8700 = {
778*4882a593Smuzhiyun .phy_id = 0x0007c0c0,
779*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
780*4882a593Smuzhiyun .name = "SMSC LAN8700",
781*4882a593Smuzhiyun .features = MII_BASIC_FEATURES,
782*4882a593Smuzhiyun .config_aneg = smsc_config_aneg,
783*4882a593Smuzhiyun .read_status = smsc_read_status,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static struct phy_info phy_info_genmii = {
787*4882a593Smuzhiyun .phy_id = 0x00000000,
788*4882a593Smuzhiyun .phy_id_mask = 0x00000000,
789*4882a593Smuzhiyun .name = "Generic MII",
790*4882a593Smuzhiyun .features = MII_BASIC_FEATURES,
791*4882a593Smuzhiyun .config_aneg = genmii_config_aneg,
792*4882a593Smuzhiyun .read_status = genmii_read_status,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static struct phy_info *phy_info[] = {
796*4882a593Smuzhiyun &phy_info_dm9161,
797*4882a593Smuzhiyun &phy_info_dm9161a,
798*4882a593Smuzhiyun &phy_info_marvell,
799*4882a593Smuzhiyun &phy_info_bcm5481,
800*4882a593Smuzhiyun &phy_info_smsclan8700,
801*4882a593Smuzhiyun &phy_info_fixedphy,
802*4882a593Smuzhiyun &phy_info_genmii,
803*4882a593Smuzhiyun NULL
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
uec_phy_read(struct uec_mii_info * mii_info,u16 regnum)806*4882a593Smuzhiyun u16 uec_phy_read(struct uec_mii_info *mii_info, u16 regnum)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun return mii_info->mdio_read (mii_info->dev, mii_info->mii_id, regnum);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
uec_phy_write(struct uec_mii_info * mii_info,u16 regnum,u16 val)811*4882a593Smuzhiyun void uec_phy_write(struct uec_mii_info *mii_info, u16 regnum, u16 val)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun mii_info->mdio_write (mii_info->dev, mii_info->mii_id, regnum, val);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* Use the PHY ID registers to determine what type of PHY is attached
817*4882a593Smuzhiyun * to device dev. return a struct phy_info structure describing that PHY
818*4882a593Smuzhiyun */
uec_get_phy_info(struct uec_mii_info * mii_info)819*4882a593Smuzhiyun struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun u16 phy_reg;
822*4882a593Smuzhiyun u32 phy_ID;
823*4882a593Smuzhiyun int i;
824*4882a593Smuzhiyun struct phy_info *theInfo = NULL;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Grab the bits from PHYIR1, and put them in the upper half */
827*4882a593Smuzhiyun phy_reg = uec_phy_read(mii_info, MII_PHYSID1);
828*4882a593Smuzhiyun phy_ID = (phy_reg & 0xffff) << 16;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* Grab the bits from PHYIR2, and put them in the lower half */
831*4882a593Smuzhiyun phy_reg = uec_phy_read(mii_info, MII_PHYSID2);
832*4882a593Smuzhiyun phy_ID |= (phy_reg & 0xffff);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* loop through all the known PHY types, and find one that */
835*4882a593Smuzhiyun /* matches the ID we read from the PHY. */
836*4882a593Smuzhiyun for (i = 0; phy_info[i]; i++)
837*4882a593Smuzhiyun if (phy_info[i]->phy_id ==
838*4882a593Smuzhiyun (phy_ID & phy_info[i]->phy_id_mask)) {
839*4882a593Smuzhiyun theInfo = phy_info[i];
840*4882a593Smuzhiyun break;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* This shouldn't happen, as we have generic PHY support */
844*4882a593Smuzhiyun if (theInfo == NULL) {
845*4882a593Smuzhiyun ugphy_info ("UEC: PHY id %x is not supported!", phy_ID);
846*4882a593Smuzhiyun return NULL;
847*4882a593Smuzhiyun } else {
848*4882a593Smuzhiyun ugphy_info ("UEC: PHY is %s (%x)", theInfo->name, phy_ID);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return theInfo;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
marvell_phy_interface_mode(struct eth_device * dev,phy_interface_t type,int speed)854*4882a593Smuzhiyun void marvell_phy_interface_mode(struct eth_device *dev, phy_interface_t type,
855*4882a593Smuzhiyun int speed)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun uec_private_t *uec = (uec_private_t *) dev->priv;
858*4882a593Smuzhiyun struct uec_mii_info *mii_info;
859*4882a593Smuzhiyun u16 status;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (!uec->mii_info) {
862*4882a593Smuzhiyun printf ("%s: the PHY not initialized\n", __FUNCTION__);
863*4882a593Smuzhiyun return;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun mii_info = uec->mii_info;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (type == PHY_INTERFACE_MODE_RGMII) {
868*4882a593Smuzhiyun if (speed == SPEED_100) {
869*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x9140);
870*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1d, 0x001f);
871*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0x200c);
872*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1d, 0x0005);
873*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0x0000);
874*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1e, 0x0100);
875*4882a593Smuzhiyun uec_phy_write(mii_info, 0x09, 0x0e00);
876*4882a593Smuzhiyun uec_phy_write(mii_info, 0x04, 0x01e1);
877*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x9140);
878*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x1000);
879*4882a593Smuzhiyun udelay (100000);
880*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x2900);
881*4882a593Smuzhiyun uec_phy_write(mii_info, 0x14, 0x0cd2);
882*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0xa100);
883*4882a593Smuzhiyun uec_phy_write(mii_info, 0x09, 0x0000);
884*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1b, 0x800b);
885*4882a593Smuzhiyun uec_phy_write(mii_info, 0x04, 0x05e1);
886*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0xa100);
887*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x2100);
888*4882a593Smuzhiyun udelay (1000000);
889*4882a593Smuzhiyun } else if (speed == SPEED_10) {
890*4882a593Smuzhiyun uec_phy_write(mii_info, 0x14, 0x8e40);
891*4882a593Smuzhiyun uec_phy_write(mii_info, 0x1b, 0x800b);
892*4882a593Smuzhiyun uec_phy_write(mii_info, 0x14, 0x0c82);
893*4882a593Smuzhiyun uec_phy_write(mii_info, 0x00, 0x8100);
894*4882a593Smuzhiyun udelay (1000000);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* handle 88e1111 rev.B2 erratum 5.6 */
899*4882a593Smuzhiyun if (mii_info->autoneg) {
900*4882a593Smuzhiyun status = uec_phy_read(mii_info, MII_BMCR);
901*4882a593Smuzhiyun uec_phy_write(mii_info, MII_BMCR, status | BMCR_ANENABLE);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun /* now the B2 will correctly report autoneg completion status */
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
change_phy_interface_mode(struct eth_device * dev,phy_interface_t type,int speed)906*4882a593Smuzhiyun void change_phy_interface_mode (struct eth_device *dev,
907*4882a593Smuzhiyun phy_interface_t type, int speed)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun #ifdef CONFIG_PHY_MODE_NEED_CHANGE
910*4882a593Smuzhiyun marvell_phy_interface_mode (dev, type, speed);
911*4882a593Smuzhiyun #endif
912*4882a593Smuzhiyun }
913