1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2006-2010 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com> 5*4882a593Smuzhiyun * based on source code of Shlomi Gridish 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __UEC_H__ 11*4882a593Smuzhiyun #define __UEC_H__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "uccf.h" 14*4882a593Smuzhiyun #include <fsl_qe.h> 15*4882a593Smuzhiyun #include <phy.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define MAX_TX_THREADS 8 18*4882a593Smuzhiyun #define MAX_RX_THREADS 8 19*4882a593Smuzhiyun #define MAX_TX_QUEUES 8 20*4882a593Smuzhiyun #define MAX_RX_QUEUES 8 21*4882a593Smuzhiyun #define MAX_PREFETCHED_BDS 4 22*4882a593Smuzhiyun #define MAX_IPH_OFFSET_ENTRY 8 23*4882a593Smuzhiyun #define MAX_ENET_INIT_PARAM_ENTRIES_RX 9 24*4882a593Smuzhiyun #define MAX_ENET_INIT_PARAM_ENTRIES_TX 8 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* UEC UPSMR (Protocol Specific Mode Register) 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #define UPSMR_ECM 0x04000000 /* Enable CAM Miss */ 29*4882a593Smuzhiyun #define UPSMR_HSE 0x02000000 /* Hardware Statistics Enable */ 30*4882a593Smuzhiyun #define UPSMR_PRO 0x00400000 /* Promiscuous */ 31*4882a593Smuzhiyun #define UPSMR_CAP 0x00200000 /* CAM polarity */ 32*4882a593Smuzhiyun #define UPSMR_RSH 0x00100000 /* Receive Short Frames */ 33*4882a593Smuzhiyun #define UPSMR_RPM 0x00080000 /* Reduced Pin Mode interfaces */ 34*4882a593Smuzhiyun #define UPSMR_R10M 0x00040000 /* RGMII/RMII 10 Mode */ 35*4882a593Smuzhiyun #define UPSMR_RLPB 0x00020000 /* RMII Loopback Mode */ 36*4882a593Smuzhiyun #define UPSMR_TBIM 0x00010000 /* Ten-bit Interface Mode */ 37*4882a593Smuzhiyun #define UPSMR_RMM 0x00001000 /* RMII/RGMII Mode */ 38*4882a593Smuzhiyun #define UPSMR_CAM 0x00000400 /* CAM Address Matching */ 39*4882a593Smuzhiyun #define UPSMR_BRO 0x00000200 /* Broadcast Address */ 40*4882a593Smuzhiyun #define UPSMR_RES1 0x00002000 /* Reserved feild - must be 1 */ 41*4882a593Smuzhiyun #define UPSMR_SGMM 0x00000020 /* SGMII mode */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define UPSMR_INIT_VALUE (UPSMR_HSE | UPSMR_RES1) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* UEC MACCFG1 (MAC Configuration 1 Register) 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun #define MACCFG1_FLOW_RX 0x00000020 /* Flow Control Rx */ 48*4882a593Smuzhiyun #define MACCFG1_FLOW_TX 0x00000010 /* Flow Control Tx */ 49*4882a593Smuzhiyun #define MACCFG1_ENABLE_SYNCHED_RX 0x00000008 /* Enable Rx Sync */ 50*4882a593Smuzhiyun #define MACCFG1_ENABLE_RX 0x00000004 /* Enable Rx */ 51*4882a593Smuzhiyun #define MACCFG1_ENABLE_SYNCHED_TX 0x00000002 /* Enable Tx Sync */ 52*4882a593Smuzhiyun #define MACCFG1_ENABLE_TX 0x00000001 /* Enable Tx */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define MACCFG1_INIT_VALUE (0) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* UEC MACCFG2 (MAC Configuration 2 Register) 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun #define MACCFG2_PREL 0x00007000 59*4882a593Smuzhiyun #define MACCFG2_PREL_SHIFT (31 - 19) 60*4882a593Smuzhiyun #define MACCFG2_PREL_MASK 0x0000f000 61*4882a593Smuzhiyun #define MACCFG2_SRP 0x00000080 62*4882a593Smuzhiyun #define MACCFG2_STP 0x00000040 63*4882a593Smuzhiyun #define MACCFG2_RESERVED_1 0x00000020 /* must be set */ 64*4882a593Smuzhiyun #define MACCFG2_LC 0x00000010 /* Length Check */ 65*4882a593Smuzhiyun #define MACCFG2_MPE 0x00000008 66*4882a593Smuzhiyun #define MACCFG2_FDX 0x00000001 /* Full Duplex */ 67*4882a593Smuzhiyun #define MACCFG2_FDX_MASK 0x00000001 68*4882a593Smuzhiyun #define MACCFG2_PAD_CRC 0x00000004 69*4882a593Smuzhiyun #define MACCFG2_CRC_EN 0x00000002 70*4882a593Smuzhiyun #define MACCFG2_PAD_AND_CRC_MODE_NONE 0x00000000 71*4882a593Smuzhiyun #define MACCFG2_PAD_AND_CRC_MODE_CRC_ONLY 0x00000002 72*4882a593Smuzhiyun #define MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC 0x00000004 73*4882a593Smuzhiyun #define MACCFG2_INTERFACE_MODE_NIBBLE 0x00000100 74*4882a593Smuzhiyun #define MACCFG2_INTERFACE_MODE_BYTE 0x00000200 75*4882a593Smuzhiyun #define MACCFG2_INTERFACE_MODE_MASK 0x00000300 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define MACCFG2_INIT_VALUE (MACCFG2_PREL | MACCFG2_RESERVED_1 | \ 78*4882a593Smuzhiyun MACCFG2_LC | MACCFG2_PAD_CRC | MACCFG2_FDX) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* UEC Event Register 81*4882a593Smuzhiyun */ 82*4882a593Smuzhiyun #define UCCE_MPD 0x80000000 83*4882a593Smuzhiyun #define UCCE_SCAR 0x40000000 84*4882a593Smuzhiyun #define UCCE_GRA 0x20000000 85*4882a593Smuzhiyun #define UCCE_CBPR 0x10000000 86*4882a593Smuzhiyun #define UCCE_BSY 0x08000000 87*4882a593Smuzhiyun #define UCCE_RXC 0x04000000 88*4882a593Smuzhiyun #define UCCE_TXC 0x02000000 89*4882a593Smuzhiyun #define UCCE_TXE 0x01000000 90*4882a593Smuzhiyun #define UCCE_TXB7 0x00800000 91*4882a593Smuzhiyun #define UCCE_TXB6 0x00400000 92*4882a593Smuzhiyun #define UCCE_TXB5 0x00200000 93*4882a593Smuzhiyun #define UCCE_TXB4 0x00100000 94*4882a593Smuzhiyun #define UCCE_TXB3 0x00080000 95*4882a593Smuzhiyun #define UCCE_TXB2 0x00040000 96*4882a593Smuzhiyun #define UCCE_TXB1 0x00020000 97*4882a593Smuzhiyun #define UCCE_TXB0 0x00010000 98*4882a593Smuzhiyun #define UCCE_RXB7 0x00008000 99*4882a593Smuzhiyun #define UCCE_RXB6 0x00004000 100*4882a593Smuzhiyun #define UCCE_RXB5 0x00002000 101*4882a593Smuzhiyun #define UCCE_RXB4 0x00001000 102*4882a593Smuzhiyun #define UCCE_RXB3 0x00000800 103*4882a593Smuzhiyun #define UCCE_RXB2 0x00000400 104*4882a593Smuzhiyun #define UCCE_RXB1 0x00000200 105*4882a593Smuzhiyun #define UCCE_RXB0 0x00000100 106*4882a593Smuzhiyun #define UCCE_RXF7 0x00000080 107*4882a593Smuzhiyun #define UCCE_RXF6 0x00000040 108*4882a593Smuzhiyun #define UCCE_RXF5 0x00000020 109*4882a593Smuzhiyun #define UCCE_RXF4 0x00000010 110*4882a593Smuzhiyun #define UCCE_RXF3 0x00000008 111*4882a593Smuzhiyun #define UCCE_RXF2 0x00000004 112*4882a593Smuzhiyun #define UCCE_RXF1 0x00000002 113*4882a593Smuzhiyun #define UCCE_RXF0 0x00000001 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define UCCE_TXB (UCCE_TXB7 | UCCE_TXB6 | UCCE_TXB5 | UCCE_TXB4 | \ 116*4882a593Smuzhiyun UCCE_TXB3 | UCCE_TXB2 | UCCE_TXB1 | UCCE_TXB0) 117*4882a593Smuzhiyun #define UCCE_RXB (UCCE_RXB7 | UCCE_RXB6 | UCCE_RXB5 | UCCE_RXB4 | \ 118*4882a593Smuzhiyun UCCE_RXB3 | UCCE_RXB2 | UCCE_RXB1 | UCCE_RXB0) 119*4882a593Smuzhiyun #define UCCE_RXF (UCCE_RXF7 | UCCE_RXF6 | UCCE_RXF5 | UCCE_RXF4 | \ 120*4882a593Smuzhiyun UCCE_RXF3 | UCCE_RXF2 | UCCE_RXF1 | UCCE_RXF0) 121*4882a593Smuzhiyun #define UCCE_OTHER (UCCE_SCAR | UCCE_GRA | UCCE_CBPR | UCCE_BSY | \ 122*4882a593Smuzhiyun UCCE_RXC | UCCE_TXC | UCCE_TXE) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* UEC TEMODR Register 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun #define TEMODER_SCHEDULER_ENABLE 0x2000 127*4882a593Smuzhiyun #define TEMODER_IP_CHECKSUM_GENERATE 0x0400 128*4882a593Smuzhiyun #define TEMODER_PERFORMANCE_OPTIMIZATION_MODE1 0x0200 129*4882a593Smuzhiyun #define TEMODER_RMON_STATISTICS 0x0100 130*4882a593Smuzhiyun #define TEMODER_NUM_OF_QUEUES_SHIFT (15-15) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define TEMODER_INIT_VALUE 0xc000 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* UEC REMODR Register 135*4882a593Smuzhiyun */ 136*4882a593Smuzhiyun #define REMODER_RX_RMON_STATISTICS_ENABLE 0x00001000 137*4882a593Smuzhiyun #define REMODER_RX_EXTENDED_FEATURES 0x80000000 138*4882a593Smuzhiyun #define REMODER_VLAN_OPERATION_TAGGED_SHIFT (31-9 ) 139*4882a593Smuzhiyun #define REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT (31-10) 140*4882a593Smuzhiyun #define REMODER_RX_QOS_MODE_SHIFT (31-15) 141*4882a593Smuzhiyun #define REMODER_RMON_STATISTICS 0x00001000 142*4882a593Smuzhiyun #define REMODER_RX_EXTENDED_FILTERING 0x00000800 143*4882a593Smuzhiyun #define REMODER_NUM_OF_QUEUES_SHIFT (31-23) 144*4882a593Smuzhiyun #define REMODER_DYNAMIC_MAX_FRAME_LENGTH 0x00000008 145*4882a593Smuzhiyun #define REMODER_DYNAMIC_MIN_FRAME_LENGTH 0x00000004 146*4882a593Smuzhiyun #define REMODER_IP_CHECKSUM_CHECK 0x00000002 147*4882a593Smuzhiyun #define REMODER_IP_ADDRESS_ALIGNMENT 0x00000001 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define REMODER_INIT_VALUE 0 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* BMRx - Bus Mode Register */ 152*4882a593Smuzhiyun #define BMR_GLB 0x20 153*4882a593Smuzhiyun #define BMR_BO_BE 0x10 154*4882a593Smuzhiyun #define BMR_DTB_SECONDARY_BUS 0x02 155*4882a593Smuzhiyun #define BMR_BDB_SECONDARY_BUS 0x01 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define BMR_SHIFT 24 158*4882a593Smuzhiyun #define BMR_INIT_VALUE (BMR_GLB | BMR_BO_BE) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* UEC UCCS (Ethernet Status Register) 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun #define UCCS_BPR 0x02 163*4882a593Smuzhiyun #define UCCS_PAU 0x02 164*4882a593Smuzhiyun #define UCCS_MPD 0x01 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* UEC MIIMCFG (MII Management Configuration Register) 167*4882a593Smuzhiyun */ 168*4882a593Smuzhiyun #define MIIMCFG_RESET_MANAGEMENT 0x80000000 169*4882a593Smuzhiyun #define MIIMCFG_NO_PREAMBLE 0x00000010 170*4882a593Smuzhiyun #define MIIMCFG_CLOCK_DIVIDE_SHIFT (31 - 31) 171*4882a593Smuzhiyun #define MIIMCFG_CLOCK_DIVIDE_MASK 0x0000000f 172*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_4 0x00000001 173*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_6 0x00000002 174*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_8 0x00000003 175*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 0x00000004 176*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_14 0x00000005 177*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_20 0x00000006 178*4882a593Smuzhiyun #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_28 0x00000007 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE \ 181*4882a593Smuzhiyun MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* UEC MIIMCOM (MII Management Command Register) 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define MIIMCOM_SCAN_CYCLE 0x00000002 /* Scan cycle */ 186*4882a593Smuzhiyun #define MIIMCOM_READ_CYCLE 0x00000001 /* Read cycle */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* UEC MIIMADD (MII Management Address Register) 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define MIIMADD_PHY_ADDRESS_SHIFT (31 - 23) 191*4882a593Smuzhiyun #define MIIMADD_PHY_REGISTER_SHIFT (31 - 31) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* UEC MIIMCON (MII Management Control Register) 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun #define MIIMCON_PHY_CONTROL_SHIFT (31 - 31) 196*4882a593Smuzhiyun #define MIIMCON_PHY_STATUS_SHIFT (31 - 31) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* UEC MIIMIND (MII Management Indicator Register) 199*4882a593Smuzhiyun */ 200*4882a593Smuzhiyun #define MIIMIND_NOT_VALID 0x00000004 201*4882a593Smuzhiyun #define MIIMIND_SCAN 0x00000002 202*4882a593Smuzhiyun #define MIIMIND_BUSY 0x00000001 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* UEC UTBIPAR (Ten Bit Interface Physical Address Register) 205*4882a593Smuzhiyun */ 206*4882a593Smuzhiyun #define UTBIPAR_PHY_ADDRESS_SHIFT (31 - 31) 207*4882a593Smuzhiyun #define UTBIPAR_PHY_ADDRESS_MASK 0x0000001f 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* UEC UESCR (Ethernet Statistics Control Register) 210*4882a593Smuzhiyun */ 211*4882a593Smuzhiyun #define UESCR_AUTOZ 0x8000 212*4882a593Smuzhiyun #define UESCR_CLRCNT 0x4000 213*4882a593Smuzhiyun #define UESCR_MAXCOV_SHIFT (15 - 7) 214*4882a593Smuzhiyun #define UESCR_SCOV_SHIFT (15 - 15) 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /****** Tx data struct collection ******/ 217*4882a593Smuzhiyun /* Tx thread data, each Tx thread has one this struct. 218*4882a593Smuzhiyun */ 219*4882a593Smuzhiyun typedef struct uec_thread_data_tx { 220*4882a593Smuzhiyun u8 res0[136]; 221*4882a593Smuzhiyun } __attribute__ ((packed)) uec_thread_data_tx_t; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* Tx thread parameter, each Tx thread has one this struct. 224*4882a593Smuzhiyun */ 225*4882a593Smuzhiyun typedef struct uec_thread_tx_pram { 226*4882a593Smuzhiyun u8 res0[64]; 227*4882a593Smuzhiyun } __attribute__ ((packed)) uec_thread_tx_pram_t; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* Send queue queue-descriptor, each Tx queue has one this QD 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun typedef struct uec_send_queue_qd { 232*4882a593Smuzhiyun u32 bd_ring_base; /* pointer to BD ring base address */ 233*4882a593Smuzhiyun u8 res0[0x8]; 234*4882a593Smuzhiyun u32 last_bd_completed_address; /* last entry in BD ring */ 235*4882a593Smuzhiyun u8 res1[0x30]; 236*4882a593Smuzhiyun } __attribute__ ((packed)) uec_send_queue_qd_t; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* Send queue memory region */ 239*4882a593Smuzhiyun typedef struct uec_send_queue_mem_region { 240*4882a593Smuzhiyun uec_send_queue_qd_t sqqd[MAX_TX_QUEUES]; 241*4882a593Smuzhiyun } __attribute__ ((packed)) uec_send_queue_mem_region_t; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* Scheduler struct 244*4882a593Smuzhiyun */ 245*4882a593Smuzhiyun typedef struct uec_scheduler { 246*4882a593Smuzhiyun u16 cpucount0; /* CPU packet counter */ 247*4882a593Smuzhiyun u16 cpucount1; /* CPU packet counter */ 248*4882a593Smuzhiyun u16 cecount0; /* QE packet counter */ 249*4882a593Smuzhiyun u16 cecount1; /* QE packet counter */ 250*4882a593Smuzhiyun u16 cpucount2; /* CPU packet counter */ 251*4882a593Smuzhiyun u16 cpucount3; /* CPU packet counter */ 252*4882a593Smuzhiyun u16 cecount2; /* QE packet counter */ 253*4882a593Smuzhiyun u16 cecount3; /* QE packet counter */ 254*4882a593Smuzhiyun u16 cpucount4; /* CPU packet counter */ 255*4882a593Smuzhiyun u16 cpucount5; /* CPU packet counter */ 256*4882a593Smuzhiyun u16 cecount4; /* QE packet counter */ 257*4882a593Smuzhiyun u16 cecount5; /* QE packet counter */ 258*4882a593Smuzhiyun u16 cpucount6; /* CPU packet counter */ 259*4882a593Smuzhiyun u16 cpucount7; /* CPU packet counter */ 260*4882a593Smuzhiyun u16 cecount6; /* QE packet counter */ 261*4882a593Smuzhiyun u16 cecount7; /* QE packet counter */ 262*4882a593Smuzhiyun u32 weightstatus[MAX_TX_QUEUES]; /* accumulated weight factor */ 263*4882a593Smuzhiyun u32 rtsrshadow; /* temporary variable handled by QE */ 264*4882a593Smuzhiyun u32 time; /* temporary variable handled by QE */ 265*4882a593Smuzhiyun u32 ttl; /* temporary variable handled by QE */ 266*4882a593Smuzhiyun u32 mblinterval; /* max burst length interval */ 267*4882a593Smuzhiyun u16 nortsrbytetime; /* normalized value of byte time in tsr units */ 268*4882a593Smuzhiyun u8 fracsiz; 269*4882a593Smuzhiyun u8 res0[1]; 270*4882a593Smuzhiyun u8 strictpriorityq; /* Strict Priority Mask register */ 271*4882a593Smuzhiyun u8 txasap; /* Transmit ASAP register */ 272*4882a593Smuzhiyun u8 extrabw; /* Extra BandWidth register */ 273*4882a593Smuzhiyun u8 oldwfqmask; /* temporary variable handled by QE */ 274*4882a593Smuzhiyun u8 weightfactor[MAX_TX_QUEUES]; /**< weight factor for queues */ 275*4882a593Smuzhiyun u32 minw; /* temporary variable handled by QE */ 276*4882a593Smuzhiyun u8 res1[0x70-0x64]; 277*4882a593Smuzhiyun } __attribute__ ((packed)) uec_scheduler_t; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* Tx firmware counters 280*4882a593Smuzhiyun */ 281*4882a593Smuzhiyun typedef struct uec_tx_firmware_statistics_pram { 282*4882a593Smuzhiyun u32 sicoltx; /* single collision */ 283*4882a593Smuzhiyun u32 mulcoltx; /* multiple collision */ 284*4882a593Smuzhiyun u32 latecoltxfr; /* late collision */ 285*4882a593Smuzhiyun u32 frabortduecol; /* frames aborted due to tx collision */ 286*4882a593Smuzhiyun u32 frlostinmactxer; /* frames lost due to internal MAC error tx */ 287*4882a593Smuzhiyun u32 carriersenseertx; /* carrier sense error */ 288*4882a593Smuzhiyun u32 frtxok; /* frames transmitted OK */ 289*4882a593Smuzhiyun u32 txfrexcessivedefer; 290*4882a593Smuzhiyun u32 txpkts256; /* total packets(including bad) 256~511 B */ 291*4882a593Smuzhiyun u32 txpkts512; /* total packets(including bad) 512~1023B */ 292*4882a593Smuzhiyun u32 txpkts1024; /* total packets(including bad) 1024~1518B */ 293*4882a593Smuzhiyun u32 txpktsjumbo; /* total packets(including bad) >1024 */ 294*4882a593Smuzhiyun } __attribute__ ((packed)) uec_tx_firmware_statistics_pram_t; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* Tx global parameter table 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun typedef struct uec_tx_global_pram { 299*4882a593Smuzhiyun u16 temoder; 300*4882a593Smuzhiyun u8 res0[0x38-0x02]; 301*4882a593Smuzhiyun u32 sqptr; 302*4882a593Smuzhiyun u32 schedulerbasepointer; 303*4882a593Smuzhiyun u32 txrmonbaseptr; 304*4882a593Smuzhiyun u32 tstate; 305*4882a593Smuzhiyun u8 iphoffset[MAX_IPH_OFFSET_ENTRY]; 306*4882a593Smuzhiyun u32 vtagtable[0x8]; 307*4882a593Smuzhiyun u32 tqptr; 308*4882a593Smuzhiyun u8 res2[0x80-0x74]; 309*4882a593Smuzhiyun } __attribute__ ((packed)) uec_tx_global_pram_t; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /****** Rx data struct collection ******/ 313*4882a593Smuzhiyun /* Rx thread data, each Rx thread has one this struct. 314*4882a593Smuzhiyun */ 315*4882a593Smuzhiyun typedef struct uec_thread_data_rx { 316*4882a593Smuzhiyun u8 res0[40]; 317*4882a593Smuzhiyun } __attribute__ ((packed)) uec_thread_data_rx_t; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* Rx thread parameter, each Rx thread has one this struct. 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun typedef struct uec_thread_rx_pram { 322*4882a593Smuzhiyun u8 res0[128]; 323*4882a593Smuzhiyun } __attribute__ ((packed)) uec_thread_rx_pram_t; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* Rx firmware counters 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun typedef struct uec_rx_firmware_statistics_pram { 328*4882a593Smuzhiyun u32 frrxfcser; /* frames with crc error */ 329*4882a593Smuzhiyun u32 fraligner; /* frames with alignment error */ 330*4882a593Smuzhiyun u32 inrangelenrxer; /* in range length error */ 331*4882a593Smuzhiyun u32 outrangelenrxer; /* out of range length error */ 332*4882a593Smuzhiyun u32 frtoolong; /* frame too long */ 333*4882a593Smuzhiyun u32 runt; /* runt */ 334*4882a593Smuzhiyun u32 verylongevent; /* very long event */ 335*4882a593Smuzhiyun u32 symbolerror; /* symbol error */ 336*4882a593Smuzhiyun u32 dropbsy; /* drop because of BD not ready */ 337*4882a593Smuzhiyun u8 res0[0x8]; 338*4882a593Smuzhiyun u32 mismatchdrop; /* drop because of MAC filtering */ 339*4882a593Smuzhiyun u32 underpkts; /* total frames less than 64 octets */ 340*4882a593Smuzhiyun u32 pkts256; /* total frames(including bad)256~511 B */ 341*4882a593Smuzhiyun u32 pkts512; /* total frames(including bad)512~1023 B */ 342*4882a593Smuzhiyun u32 pkts1024; /* total frames(including bad)1024~1518 B */ 343*4882a593Smuzhiyun u32 pktsjumbo; /* total frames(including bad) >1024 B */ 344*4882a593Smuzhiyun u32 frlossinmacer; 345*4882a593Smuzhiyun u32 pausefr; /* pause frames */ 346*4882a593Smuzhiyun u8 res1[0x4]; 347*4882a593Smuzhiyun u32 removevlan; 348*4882a593Smuzhiyun u32 replacevlan; 349*4882a593Smuzhiyun u32 insertvlan; 350*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_firmware_statistics_pram_t; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* Rx interrupt coalescing entry, each Rx queue has one this entry. 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun typedef struct uec_rx_interrupt_coalescing_entry { 355*4882a593Smuzhiyun u32 maxvalue; 356*4882a593Smuzhiyun u32 counter; 357*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_interrupt_coalescing_entry_t; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun typedef struct uec_rx_interrupt_coalescing_table { 360*4882a593Smuzhiyun uec_rx_interrupt_coalescing_entry_t entry[MAX_RX_QUEUES]; 361*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_interrupt_coalescing_table_t; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* RxBD queue entry, each Rx queue has one this entry. 364*4882a593Smuzhiyun */ 365*4882a593Smuzhiyun typedef struct uec_rx_bd_queues_entry { 366*4882a593Smuzhiyun u32 bdbaseptr; /* BD base pointer */ 367*4882a593Smuzhiyun u32 bdptr; /* BD pointer */ 368*4882a593Smuzhiyun u32 externalbdbaseptr; /* external BD base pointer */ 369*4882a593Smuzhiyun u32 externalbdptr; /* external BD pointer */ 370*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_bd_queues_entry_t; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* Rx global paramter table 373*4882a593Smuzhiyun */ 374*4882a593Smuzhiyun typedef struct uec_rx_global_pram { 375*4882a593Smuzhiyun u32 remoder; /* ethernet mode reg. */ 376*4882a593Smuzhiyun u32 rqptr; /* base pointer to the Rx Queues */ 377*4882a593Smuzhiyun u32 res0[0x1]; 378*4882a593Smuzhiyun u8 res1[0x20-0xC]; 379*4882a593Smuzhiyun u16 typeorlen; 380*4882a593Smuzhiyun u8 res2[0x1]; 381*4882a593Smuzhiyun u8 rxgstpack; /* ack on GRACEFUL STOP RX command */ 382*4882a593Smuzhiyun u32 rxrmonbaseptr; /* Rx RMON statistics base */ 383*4882a593Smuzhiyun u8 res3[0x30-0x28]; 384*4882a593Smuzhiyun u32 intcoalescingptr; /* Interrupt coalescing table pointer */ 385*4882a593Smuzhiyun u8 res4[0x36-0x34]; 386*4882a593Smuzhiyun u8 rstate; 387*4882a593Smuzhiyun u8 res5[0x46-0x37]; 388*4882a593Smuzhiyun u16 mrblr; /* max receive buffer length reg. */ 389*4882a593Smuzhiyun u32 rbdqptr; /* RxBD parameter table description */ 390*4882a593Smuzhiyun u16 mflr; /* max frame length reg. */ 391*4882a593Smuzhiyun u16 minflr; /* min frame length reg. */ 392*4882a593Smuzhiyun u16 maxd1; /* max dma1 length reg. */ 393*4882a593Smuzhiyun u16 maxd2; /* max dma2 length reg. */ 394*4882a593Smuzhiyun u32 ecamptr; /* external CAM address */ 395*4882a593Smuzhiyun u32 l2qt; /* VLAN priority mapping table. */ 396*4882a593Smuzhiyun u32 l3qt[0x8]; /* IP priority mapping table. */ 397*4882a593Smuzhiyun u16 vlantype; /* vlan type */ 398*4882a593Smuzhiyun u16 vlantci; /* default vlan tci */ 399*4882a593Smuzhiyun u8 addressfiltering[64];/* address filtering data structure */ 400*4882a593Smuzhiyun u32 exfGlobalParam; /* extended filtering global parameters */ 401*4882a593Smuzhiyun u8 res6[0x100-0xC4]; /* Initialize to zero */ 402*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_global_pram_t; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define GRACEFUL_STOP_ACKNOWLEDGE_RX 0x01 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /****** UEC common ******/ 408*4882a593Smuzhiyun /* UCC statistics - hardware counters 409*4882a593Smuzhiyun */ 410*4882a593Smuzhiyun typedef struct uec_hardware_statistics { 411*4882a593Smuzhiyun u32 tx64; 412*4882a593Smuzhiyun u32 tx127; 413*4882a593Smuzhiyun u32 tx255; 414*4882a593Smuzhiyun u32 rx64; 415*4882a593Smuzhiyun u32 rx127; 416*4882a593Smuzhiyun u32 rx255; 417*4882a593Smuzhiyun u32 txok; 418*4882a593Smuzhiyun u16 txcf; 419*4882a593Smuzhiyun u32 tmca; 420*4882a593Smuzhiyun u32 tbca; 421*4882a593Smuzhiyun u32 rxfok; 422*4882a593Smuzhiyun u32 rxbok; 423*4882a593Smuzhiyun u32 rbyt; 424*4882a593Smuzhiyun u32 rmca; 425*4882a593Smuzhiyun u32 rbca; 426*4882a593Smuzhiyun } __attribute__ ((packed)) uec_hardware_statistics_t; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* InitEnet command parameter 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun typedef struct uec_init_cmd_pram { 431*4882a593Smuzhiyun u8 resinit0; 432*4882a593Smuzhiyun u8 resinit1; 433*4882a593Smuzhiyun u8 resinit2; 434*4882a593Smuzhiyun u8 resinit3; 435*4882a593Smuzhiyun u16 resinit4; 436*4882a593Smuzhiyun u8 res1[0x1]; 437*4882a593Smuzhiyun u8 largestexternallookupkeysize; 438*4882a593Smuzhiyun u32 rgftgfrxglobal; 439*4882a593Smuzhiyun u32 rxthread[MAX_ENET_INIT_PARAM_ENTRIES_RX]; /* rx threads */ 440*4882a593Smuzhiyun u8 res2[0x38 - 0x30]; 441*4882a593Smuzhiyun u32 txglobal; /* tx global */ 442*4882a593Smuzhiyun u32 txthread[MAX_ENET_INIT_PARAM_ENTRIES_TX]; /* tx threads */ 443*4882a593Smuzhiyun u8 res3[0x1]; 444*4882a593Smuzhiyun } __attribute__ ((packed)) uec_init_cmd_pram_t; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #define ENET_INIT_PARAM_RGF_SHIFT (32 - 4) 447*4882a593Smuzhiyun #define ENET_INIT_PARAM_TGF_SHIFT (32 - 8) 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun #define ENET_INIT_PARAM_RISC_MASK 0x0000003f 450*4882a593Smuzhiyun #define ENET_INIT_PARAM_PTR_MASK 0x00ffffc0 451*4882a593Smuzhiyun #define ENET_INIT_PARAM_SNUM_MASK 0xff000000 452*4882a593Smuzhiyun #define ENET_INIT_PARAM_SNUM_SHIFT 24 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun #define ENET_INIT_PARAM_MAGIC_RES_INIT0 0x06 455*4882a593Smuzhiyun #define ENET_INIT_PARAM_MAGIC_RES_INIT1 0x30 456*4882a593Smuzhiyun #define ENET_INIT_PARAM_MAGIC_RES_INIT2 0xff 457*4882a593Smuzhiyun #define ENET_INIT_PARAM_MAGIC_RES_INIT3 0x00 458*4882a593Smuzhiyun #define ENET_INIT_PARAM_MAGIC_RES_INIT4 0x0400 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* structure representing 82xx Address Filtering Enet Address in PRAM 461*4882a593Smuzhiyun */ 462*4882a593Smuzhiyun typedef struct uec_82xx_enet_address { 463*4882a593Smuzhiyun u8 res1[0x2]; 464*4882a593Smuzhiyun u16 h; /* address (MSB) */ 465*4882a593Smuzhiyun u16 m; /* address */ 466*4882a593Smuzhiyun u16 l; /* address (LSB) */ 467*4882a593Smuzhiyun } __attribute__ ((packed)) uec_82xx_enet_address_t; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* structure representing 82xx Address Filtering PRAM 470*4882a593Smuzhiyun */ 471*4882a593Smuzhiyun typedef struct uec_82xx_address_filtering_pram { 472*4882a593Smuzhiyun u32 iaddr_h; /* individual address filter, high */ 473*4882a593Smuzhiyun u32 iaddr_l; /* individual address filter, low */ 474*4882a593Smuzhiyun u32 gaddr_h; /* group address filter, high */ 475*4882a593Smuzhiyun u32 gaddr_l; /* group address filter, low */ 476*4882a593Smuzhiyun uec_82xx_enet_address_t taddr; 477*4882a593Smuzhiyun uec_82xx_enet_address_t paddr[4]; 478*4882a593Smuzhiyun u8 res0[0x40-0x38]; 479*4882a593Smuzhiyun } __attribute__ ((packed)) uec_82xx_address_filtering_pram_t; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* Buffer Descriptor 482*4882a593Smuzhiyun */ 483*4882a593Smuzhiyun typedef struct buffer_descriptor { 484*4882a593Smuzhiyun u16 status; 485*4882a593Smuzhiyun u16 len; 486*4882a593Smuzhiyun u32 data; 487*4882a593Smuzhiyun } __attribute__ ((packed)) qe_bd_t, *p_bd_t; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define SIZEOFBD sizeof(qe_bd_t) 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /* Common BD flags 492*4882a593Smuzhiyun */ 493*4882a593Smuzhiyun #define BD_WRAP 0x2000 494*4882a593Smuzhiyun #define BD_INT 0x1000 495*4882a593Smuzhiyun #define BD_LAST 0x0800 496*4882a593Smuzhiyun #define BD_CLEAN 0x3000 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* TxBD status flags 499*4882a593Smuzhiyun */ 500*4882a593Smuzhiyun #define TxBD_READY 0x8000 501*4882a593Smuzhiyun #define TxBD_PADCRC 0x4000 502*4882a593Smuzhiyun #define TxBD_WRAP BD_WRAP 503*4882a593Smuzhiyun #define TxBD_INT BD_INT 504*4882a593Smuzhiyun #define TxBD_LAST BD_LAST 505*4882a593Smuzhiyun #define TxBD_TXCRC 0x0400 506*4882a593Smuzhiyun #define TxBD_DEF 0x0200 507*4882a593Smuzhiyun #define TxBD_PP 0x0100 508*4882a593Smuzhiyun #define TxBD_LC 0x0080 509*4882a593Smuzhiyun #define TxBD_RL 0x0040 510*4882a593Smuzhiyun #define TxBD_RC 0x003C 511*4882a593Smuzhiyun #define TxBD_UNDERRUN 0x0002 512*4882a593Smuzhiyun #define TxBD_TRUNC 0x0001 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun #define TxBD_ERROR (TxBD_UNDERRUN | TxBD_TRUNC) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* RxBD status flags 517*4882a593Smuzhiyun */ 518*4882a593Smuzhiyun #define RxBD_EMPTY 0x8000 519*4882a593Smuzhiyun #define RxBD_OWNER 0x4000 520*4882a593Smuzhiyun #define RxBD_WRAP BD_WRAP 521*4882a593Smuzhiyun #define RxBD_INT BD_INT 522*4882a593Smuzhiyun #define RxBD_LAST BD_LAST 523*4882a593Smuzhiyun #define RxBD_FIRST 0x0400 524*4882a593Smuzhiyun #define RxBD_CMR 0x0200 525*4882a593Smuzhiyun #define RxBD_MISS 0x0100 526*4882a593Smuzhiyun #define RxBD_BCAST 0x0080 527*4882a593Smuzhiyun #define RxBD_MCAST 0x0040 528*4882a593Smuzhiyun #define RxBD_LG 0x0020 529*4882a593Smuzhiyun #define RxBD_NO 0x0010 530*4882a593Smuzhiyun #define RxBD_SHORT 0x0008 531*4882a593Smuzhiyun #define RxBD_CRCERR 0x0004 532*4882a593Smuzhiyun #define RxBD_OVERRUN 0x0002 533*4882a593Smuzhiyun #define RxBD_IPCH 0x0001 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define RxBD_ERROR (RxBD_LG | RxBD_NO | RxBD_SHORT | \ 536*4882a593Smuzhiyun RxBD_CRCERR | RxBD_OVERRUN) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* BD access macros 539*4882a593Smuzhiyun */ 540*4882a593Smuzhiyun #define BD_STATUS(_bd) (((p_bd_t)(_bd))->status) 541*4882a593Smuzhiyun #define BD_STATUS_SET(_bd, _val) (((p_bd_t)(_bd))->status = _val) 542*4882a593Smuzhiyun #define BD_LENGTH(_bd) (((p_bd_t)(_bd))->len) 543*4882a593Smuzhiyun #define BD_LENGTH_SET(_bd, _val) (((p_bd_t)(_bd))->len = _val) 544*4882a593Smuzhiyun #define BD_DATA_CLEAR(_bd) (((p_bd_t)(_bd))->data = 0) 545*4882a593Smuzhiyun #define BD_IS_DATA(_bd) (((p_bd_t)(_bd))->data) 546*4882a593Smuzhiyun #define BD_DATA(_bd) ((u8 *)(((p_bd_t)(_bd))->data)) 547*4882a593Smuzhiyun #define BD_DATA_SET(_bd, _data) (((p_bd_t)(_bd))->data = (u32)(_data)) 548*4882a593Smuzhiyun #define BD_ADVANCE(_bd,_status,_base) \ 549*4882a593Smuzhiyun (((_status) & BD_WRAP) ? (_bd) = ((p_bd_t)(_base)) : ++(_bd)) 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun /* Rx Prefetched BDs 552*4882a593Smuzhiyun */ 553*4882a593Smuzhiyun typedef struct uec_rx_prefetched_bds { 554*4882a593Smuzhiyun qe_bd_t bd[MAX_PREFETCHED_BDS]; /* prefetched bd */ 555*4882a593Smuzhiyun } __attribute__ ((packed)) uec_rx_prefetched_bds_t; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun /* Alignments 558*4882a593Smuzhiyun */ 559*4882a593Smuzhiyun #define UEC_RX_GLOBAL_PRAM_ALIGNMENT 64 560*4882a593Smuzhiyun #define UEC_TX_GLOBAL_PRAM_ALIGNMENT 64 561*4882a593Smuzhiyun #define UEC_THREAD_RX_PRAM_ALIGNMENT 128 562*4882a593Smuzhiyun #define UEC_THREAD_TX_PRAM_ALIGNMENT 64 563*4882a593Smuzhiyun #define UEC_THREAD_DATA_ALIGNMENT 256 564*4882a593Smuzhiyun #define UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT 32 565*4882a593Smuzhiyun #define UEC_SCHEDULER_ALIGNMENT 4 566*4882a593Smuzhiyun #define UEC_TX_STATISTICS_ALIGNMENT 4 567*4882a593Smuzhiyun #define UEC_RX_STATISTICS_ALIGNMENT 4 568*4882a593Smuzhiyun #define UEC_RX_INTERRUPT_COALESCING_ALIGNMENT 4 569*4882a593Smuzhiyun #define UEC_RX_BD_QUEUES_ALIGNMENT 8 570*4882a593Smuzhiyun #define UEC_RX_PREFETCHED_BDS_ALIGNMENT 128 571*4882a593Smuzhiyun #define UEC_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT 4 572*4882a593Smuzhiyun #define UEC_RX_BD_RING_ALIGNMENT 32 573*4882a593Smuzhiyun #define UEC_TX_BD_RING_ALIGNMENT 32 574*4882a593Smuzhiyun #define UEC_MRBLR_ALIGNMENT 128 575*4882a593Smuzhiyun #define UEC_RX_BD_RING_SIZE_ALIGNMENT 4 576*4882a593Smuzhiyun #define UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT 32 577*4882a593Smuzhiyun #define UEC_RX_DATA_BUF_ALIGNMENT 64 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun #define UEC_VLAN_PRIORITY_MAX 8 580*4882a593Smuzhiyun #define UEC_IP_PRIORITY_MAX 64 581*4882a593Smuzhiyun #define UEC_TX_VTAG_TABLE_ENTRY_MAX 8 582*4882a593Smuzhiyun #define UEC_RX_BD_RING_SIZE_MIN 8 583*4882a593Smuzhiyun #define UEC_TX_BD_RING_SIZE_MIN 2 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* Ethernet speed 586*4882a593Smuzhiyun */ 587*4882a593Smuzhiyun typedef enum enet_speed { 588*4882a593Smuzhiyun ENET_SPEED_10BT, /* 10 Base T */ 589*4882a593Smuzhiyun ENET_SPEED_100BT, /* 100 Base T */ 590*4882a593Smuzhiyun ENET_SPEED_1000BT /* 1000 Base T */ 591*4882a593Smuzhiyun } enet_speed_e; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* Ethernet Address Type. 594*4882a593Smuzhiyun */ 595*4882a593Smuzhiyun typedef enum enet_addr_type { 596*4882a593Smuzhiyun ENET_ADDR_TYPE_INDIVIDUAL, 597*4882a593Smuzhiyun ENET_ADDR_TYPE_GROUP, 598*4882a593Smuzhiyun ENET_ADDR_TYPE_BROADCAST 599*4882a593Smuzhiyun } enet_addr_type_e; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* TBI / MII Set Register 602*4882a593Smuzhiyun */ 603*4882a593Smuzhiyun typedef enum enet_tbi_mii_reg { 604*4882a593Smuzhiyun ENET_TBI_MII_CR = 0x00, 605*4882a593Smuzhiyun ENET_TBI_MII_SR = 0x01, 606*4882a593Smuzhiyun ENET_TBI_MII_ANA = 0x04, 607*4882a593Smuzhiyun ENET_TBI_MII_ANLPBPA = 0x05, 608*4882a593Smuzhiyun ENET_TBI_MII_ANEX = 0x06, 609*4882a593Smuzhiyun ENET_TBI_MII_ANNPT = 0x07, 610*4882a593Smuzhiyun ENET_TBI_MII_ANLPANP = 0x08, 611*4882a593Smuzhiyun ENET_TBI_MII_EXST = 0x0F, 612*4882a593Smuzhiyun ENET_TBI_MII_JD = 0x10, 613*4882a593Smuzhiyun ENET_TBI_MII_TBICON = 0x11 614*4882a593Smuzhiyun } enet_tbi_mii_reg_e; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* TBI MDIO register bit fields*/ 617*4882a593Smuzhiyun #define TBICON_CLK_SELECT 0x0020 618*4882a593Smuzhiyun #define TBIANA_ASYMMETRIC_PAUSE 0x0100 619*4882a593Smuzhiyun #define TBIANA_SYMMETRIC_PAUSE 0x0080 620*4882a593Smuzhiyun #define TBIANA_HALF_DUPLEX 0x0040 621*4882a593Smuzhiyun #define TBIANA_FULL_DUPLEX 0x0020 622*4882a593Smuzhiyun #define TBICR_PHY_RESET 0x8000 623*4882a593Smuzhiyun #define TBICR_ANEG_ENABLE 0x1000 624*4882a593Smuzhiyun #define TBICR_RESTART_ANEG 0x0200 625*4882a593Smuzhiyun #define TBICR_FULL_DUPLEX 0x0100 626*4882a593Smuzhiyun #define TBICR_SPEED1_SET 0x0040 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define TBIANA_SETTINGS ( \ 629*4882a593Smuzhiyun TBIANA_ASYMMETRIC_PAUSE \ 630*4882a593Smuzhiyun | TBIANA_SYMMETRIC_PAUSE \ 631*4882a593Smuzhiyun | TBIANA_FULL_DUPLEX \ 632*4882a593Smuzhiyun ) 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun #define TBICR_SETTINGS ( \ 635*4882a593Smuzhiyun TBICR_PHY_RESET \ 636*4882a593Smuzhiyun | TBICR_ANEG_ENABLE \ 637*4882a593Smuzhiyun | TBICR_FULL_DUPLEX \ 638*4882a593Smuzhiyun | TBICR_SPEED1_SET \ 639*4882a593Smuzhiyun ) 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* UEC number of threads 642*4882a593Smuzhiyun */ 643*4882a593Smuzhiyun typedef enum uec_num_of_threads { 644*4882a593Smuzhiyun UEC_NUM_OF_THREADS_1 = 0x1, /* 1 */ 645*4882a593Smuzhiyun UEC_NUM_OF_THREADS_2 = 0x2, /* 2 */ 646*4882a593Smuzhiyun UEC_NUM_OF_THREADS_4 = 0x0, /* 4 */ 647*4882a593Smuzhiyun UEC_NUM_OF_THREADS_6 = 0x3, /* 6 */ 648*4882a593Smuzhiyun UEC_NUM_OF_THREADS_8 = 0x4 /* 8 */ 649*4882a593Smuzhiyun } uec_num_of_threads_e; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun /* UEC initialization info struct 652*4882a593Smuzhiyun */ 653*4882a593Smuzhiyun #define STD_UEC_INFO(num) \ 654*4882a593Smuzhiyun { \ 655*4882a593Smuzhiyun .uf_info = { \ 656*4882a593Smuzhiyun .ucc_num = CONFIG_SYS_UEC##num##_UCC_NUM,\ 657*4882a593Smuzhiyun .rx_clock = CONFIG_SYS_UEC##num##_RX_CLK, \ 658*4882a593Smuzhiyun .tx_clock = CONFIG_SYS_UEC##num##_TX_CLK, \ 659*4882a593Smuzhiyun .eth_type = CONFIG_SYS_UEC##num##_ETH_TYPE,\ 660*4882a593Smuzhiyun }, \ 661*4882a593Smuzhiyun .num_threads_tx = UEC_NUM_OF_THREADS_1, \ 662*4882a593Smuzhiyun .num_threads_rx = UEC_NUM_OF_THREADS_1, \ 663*4882a593Smuzhiyun .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \ 664*4882a593Smuzhiyun .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \ 665*4882a593Smuzhiyun .tx_bd_ring_len = 16, \ 666*4882a593Smuzhiyun .rx_bd_ring_len = 16, \ 667*4882a593Smuzhiyun .phy_address = CONFIG_SYS_UEC##num##_PHY_ADDR, \ 668*4882a593Smuzhiyun .enet_interface_type = CONFIG_SYS_UEC##num##_INTERFACE_TYPE, \ 669*4882a593Smuzhiyun .speed = CONFIG_SYS_UEC##num##_INTERFACE_SPEED, \ 670*4882a593Smuzhiyun } 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun typedef struct uec_info { 673*4882a593Smuzhiyun ucc_fast_info_t uf_info; 674*4882a593Smuzhiyun uec_num_of_threads_e num_threads_tx; 675*4882a593Smuzhiyun uec_num_of_threads_e num_threads_rx; 676*4882a593Smuzhiyun unsigned int risc_tx; 677*4882a593Smuzhiyun unsigned int risc_rx; 678*4882a593Smuzhiyun u16 rx_bd_ring_len; 679*4882a593Smuzhiyun u16 tx_bd_ring_len; 680*4882a593Smuzhiyun u8 phy_address; 681*4882a593Smuzhiyun phy_interface_t enet_interface_type; 682*4882a593Smuzhiyun int speed; 683*4882a593Smuzhiyun } uec_info_t; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun /* UEC driver initialized info 686*4882a593Smuzhiyun */ 687*4882a593Smuzhiyun #define MAX_RXBUF_LEN 1536 688*4882a593Smuzhiyun #define MAX_FRAME_LEN 1518 689*4882a593Smuzhiyun #define MIN_FRAME_LEN 64 690*4882a593Smuzhiyun #define MAX_DMA1_LEN 1520 691*4882a593Smuzhiyun #define MAX_DMA2_LEN 1520 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* UEC driver private struct 694*4882a593Smuzhiyun */ 695*4882a593Smuzhiyun typedef struct uec_private { 696*4882a593Smuzhiyun uec_info_t *uec_info; 697*4882a593Smuzhiyun ucc_fast_private_t *uccf; 698*4882a593Smuzhiyun struct eth_device *dev; 699*4882a593Smuzhiyun uec_t *uec_regs; 700*4882a593Smuzhiyun uec_mii_t *uec_mii_regs; 701*4882a593Smuzhiyun /* enet init command parameter */ 702*4882a593Smuzhiyun uec_init_cmd_pram_t *p_init_enet_param; 703*4882a593Smuzhiyun u32 init_enet_param_offset; 704*4882a593Smuzhiyun /* Rx and Tx paramter */ 705*4882a593Smuzhiyun uec_rx_global_pram_t *p_rx_glbl_pram; 706*4882a593Smuzhiyun u32 rx_glbl_pram_offset; 707*4882a593Smuzhiyun uec_tx_global_pram_t *p_tx_glbl_pram; 708*4882a593Smuzhiyun u32 tx_glbl_pram_offset; 709*4882a593Smuzhiyun uec_send_queue_mem_region_t *p_send_q_mem_reg; 710*4882a593Smuzhiyun u32 send_q_mem_reg_offset; 711*4882a593Smuzhiyun uec_thread_data_tx_t *p_thread_data_tx; 712*4882a593Smuzhiyun u32 thread_dat_tx_offset; 713*4882a593Smuzhiyun uec_thread_data_rx_t *p_thread_data_rx; 714*4882a593Smuzhiyun u32 thread_dat_rx_offset; 715*4882a593Smuzhiyun uec_rx_bd_queues_entry_t *p_rx_bd_qs_tbl; 716*4882a593Smuzhiyun u32 rx_bd_qs_tbl_offset; 717*4882a593Smuzhiyun /* BDs specific */ 718*4882a593Smuzhiyun u8 *p_tx_bd_ring; 719*4882a593Smuzhiyun u32 tx_bd_ring_offset; 720*4882a593Smuzhiyun u8 *p_rx_bd_ring; 721*4882a593Smuzhiyun u32 rx_bd_ring_offset; 722*4882a593Smuzhiyun u8 *p_rx_buf; 723*4882a593Smuzhiyun u32 rx_buf_offset; 724*4882a593Smuzhiyun volatile qe_bd_t *txBd; 725*4882a593Smuzhiyun volatile qe_bd_t *rxBd; 726*4882a593Smuzhiyun /* Status */ 727*4882a593Smuzhiyun int mac_tx_enabled; 728*4882a593Smuzhiyun int mac_rx_enabled; 729*4882a593Smuzhiyun int grace_stopped_tx; 730*4882a593Smuzhiyun int grace_stopped_rx; 731*4882a593Smuzhiyun int the_first_run; 732*4882a593Smuzhiyun /* PHY specific */ 733*4882a593Smuzhiyun struct uec_mii_info *mii_info; 734*4882a593Smuzhiyun int oldspeed; 735*4882a593Smuzhiyun int oldduplex; 736*4882a593Smuzhiyun int oldlink; 737*4882a593Smuzhiyun } uec_private_t; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun int uec_initialize(bd_t *bis, uec_info_t *uec_info); 740*4882a593Smuzhiyun int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num); 741*4882a593Smuzhiyun int uec_standard_init(bd_t *bis); 742*4882a593Smuzhiyun #endif /* __UEC_H__ */ 743