xref: /OK3568_Linux_fs/u-boot/drivers/qe/uccf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2006 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Dave Liu <daveliu@freescale.com>
5*4882a593Smuzhiyun  * based on source code of Shlomi Gridish
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <linux/immap_qe.h>
15*4882a593Smuzhiyun #include "uccf.h"
16*4882a593Smuzhiyun #include <fsl_qe.h>
17*4882a593Smuzhiyun 
ucc_fast_transmit_on_demand(ucc_fast_private_t * uccf)18*4882a593Smuzhiyun void ucc_fast_transmit_on_demand(ucc_fast_private_t *uccf)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	out_be16(&uccf->uf_regs->utodr, UCC_FAST_TOD);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun 
ucc_fast_get_qe_cr_subblock(int ucc_num)23*4882a593Smuzhiyun u32 ucc_fast_get_qe_cr_subblock(int ucc_num)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	switch (ucc_num) {
26*4882a593Smuzhiyun 		case 0:	return QE_CR_SUBBLOCK_UCCFAST1;
27*4882a593Smuzhiyun 		case 1:	return QE_CR_SUBBLOCK_UCCFAST2;
28*4882a593Smuzhiyun 		case 2:	return QE_CR_SUBBLOCK_UCCFAST3;
29*4882a593Smuzhiyun 		case 3:	return QE_CR_SUBBLOCK_UCCFAST4;
30*4882a593Smuzhiyun 		case 4:	return QE_CR_SUBBLOCK_UCCFAST5;
31*4882a593Smuzhiyun 		case 5:	return QE_CR_SUBBLOCK_UCCFAST6;
32*4882a593Smuzhiyun 		case 6:	return QE_CR_SUBBLOCK_UCCFAST7;
33*4882a593Smuzhiyun 		case 7:	return QE_CR_SUBBLOCK_UCCFAST8;
34*4882a593Smuzhiyun 		default:	return QE_CR_SUBBLOCK_INVALID;
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
ucc_get_cmxucr_reg(int ucc_num,volatile u32 ** p_cmxucr,u8 * reg_num,u8 * shift)38*4882a593Smuzhiyun static void ucc_get_cmxucr_reg(int ucc_num, volatile u32 **p_cmxucr,
39*4882a593Smuzhiyun 				 u8 *reg_num, u8 *shift)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	switch (ucc_num) {
42*4882a593Smuzhiyun 		case 0:	/* UCC1 */
43*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr1);
44*4882a593Smuzhiyun 			*reg_num = 1;
45*4882a593Smuzhiyun 			*shift  = 16;
46*4882a593Smuzhiyun 			break;
47*4882a593Smuzhiyun 		case 2:	/* UCC3 */
48*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr1);
49*4882a593Smuzhiyun 			*reg_num = 1;
50*4882a593Smuzhiyun 			*shift  = 0;
51*4882a593Smuzhiyun 			break;
52*4882a593Smuzhiyun 		case 4:	/* UCC5 */
53*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr2);
54*4882a593Smuzhiyun 			*reg_num = 2;
55*4882a593Smuzhiyun 			*shift  = 16;
56*4882a593Smuzhiyun 			break;
57*4882a593Smuzhiyun 		case 6:	/* UCC7 */
58*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr2);
59*4882a593Smuzhiyun 			*reg_num = 2;
60*4882a593Smuzhiyun 			*shift  = 0;
61*4882a593Smuzhiyun 			break;
62*4882a593Smuzhiyun 		case 1:	/* UCC2 */
63*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr3);
64*4882a593Smuzhiyun 			*reg_num = 3;
65*4882a593Smuzhiyun 			*shift  = 16;
66*4882a593Smuzhiyun 			break;
67*4882a593Smuzhiyun 		case 3:	/* UCC4 */
68*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr3);
69*4882a593Smuzhiyun 			*reg_num = 3;
70*4882a593Smuzhiyun 			*shift  = 0;
71*4882a593Smuzhiyun 			break;
72*4882a593Smuzhiyun 		case 5:	/* UCC6 */
73*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr4);
74*4882a593Smuzhiyun 			*reg_num = 4;
75*4882a593Smuzhiyun 			*shift  = 16;
76*4882a593Smuzhiyun 			break;
77*4882a593Smuzhiyun 		case 7:	/* UCC8 */
78*4882a593Smuzhiyun 			*p_cmxucr  = &(qe_immr->qmx.cmxucr4);
79*4882a593Smuzhiyun 			*reg_num = 4;
80*4882a593Smuzhiyun 			*shift  = 0;
81*4882a593Smuzhiyun 			break;
82*4882a593Smuzhiyun 		default:
83*4882a593Smuzhiyun 			break;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
ucc_set_clk_src(int ucc_num,qe_clock_e clock,comm_dir_e mode)87*4882a593Smuzhiyun static int ucc_set_clk_src(int ucc_num, qe_clock_e clock, comm_dir_e mode)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	volatile u32	*p_cmxucr = NULL;
90*4882a593Smuzhiyun 	u8		reg_num = 0;
91*4882a593Smuzhiyun 	u8		shift = 0;
92*4882a593Smuzhiyun 	u32		clockBits;
93*4882a593Smuzhiyun 	u32		clockMask;
94*4882a593Smuzhiyun 	int		source = -1;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* check if the UCC number is in range. */
97*4882a593Smuzhiyun 	if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0))
98*4882a593Smuzhiyun 		return -EINVAL;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (! ((mode == COMM_DIR_RX) || (mode == COMM_DIR_TX))) {
101*4882a593Smuzhiyun 		printf("%s: bad comm mode type passed\n", __FUNCTION__);
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	ucc_get_cmxucr_reg(ucc_num, &p_cmxucr, &reg_num, &shift);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	switch (reg_num) {
108*4882a593Smuzhiyun 		case 1:
109*4882a593Smuzhiyun 			switch (clock) {
110*4882a593Smuzhiyun 				case QE_BRG1:	source = 1; break;
111*4882a593Smuzhiyun 				case QE_BRG2:	source = 2; break;
112*4882a593Smuzhiyun 				case QE_BRG7:	source = 3; break;
113*4882a593Smuzhiyun 				case QE_BRG8:	source = 4; break;
114*4882a593Smuzhiyun 				case QE_CLK9:	source = 5; break;
115*4882a593Smuzhiyun 				case QE_CLK10:	source = 6; break;
116*4882a593Smuzhiyun 				case QE_CLK11:	source = 7; break;
117*4882a593Smuzhiyun 				case QE_CLK12:	source = 8; break;
118*4882a593Smuzhiyun 				case QE_CLK15:	source = 9; break;
119*4882a593Smuzhiyun 				case QE_CLK16:	source = 10; break;
120*4882a593Smuzhiyun 				default:	source = -1; break;
121*4882a593Smuzhiyun 			}
122*4882a593Smuzhiyun 			break;
123*4882a593Smuzhiyun 		case 2:
124*4882a593Smuzhiyun 			switch (clock) {
125*4882a593Smuzhiyun 				case QE_BRG5:	source = 1; break;
126*4882a593Smuzhiyun 				case QE_BRG6:	source = 2; break;
127*4882a593Smuzhiyun 				case QE_BRG7:	source = 3; break;
128*4882a593Smuzhiyun 				case QE_BRG8:	source = 4; break;
129*4882a593Smuzhiyun 				case QE_CLK13:	source = 5; break;
130*4882a593Smuzhiyun 				case QE_CLK14:	source = 6; break;
131*4882a593Smuzhiyun 				case QE_CLK19:	source = 7; break;
132*4882a593Smuzhiyun 				case QE_CLK20:	source = 8; break;
133*4882a593Smuzhiyun 				case QE_CLK15:	source = 9; break;
134*4882a593Smuzhiyun 				case QE_CLK16:	source = 10; break;
135*4882a593Smuzhiyun 				default:	source = -1; break;
136*4882a593Smuzhiyun 			}
137*4882a593Smuzhiyun 			break;
138*4882a593Smuzhiyun 		case 3:
139*4882a593Smuzhiyun 			switch (clock) {
140*4882a593Smuzhiyun 				case QE_BRG9:	source = 1; break;
141*4882a593Smuzhiyun 				case QE_BRG10:	source = 2; break;
142*4882a593Smuzhiyun 				case QE_BRG15:	source = 3; break;
143*4882a593Smuzhiyun 				case QE_BRG16:	source = 4; break;
144*4882a593Smuzhiyun 				case QE_CLK3:	source = 5; break;
145*4882a593Smuzhiyun 				case QE_CLK4:	source = 6; break;
146*4882a593Smuzhiyun 				case QE_CLK17:	source = 7; break;
147*4882a593Smuzhiyun 				case QE_CLK18:	source = 8; break;
148*4882a593Smuzhiyun 				case QE_CLK7:	source = 9; break;
149*4882a593Smuzhiyun 				case QE_CLK8:	source = 10; break;
150*4882a593Smuzhiyun 				case QE_CLK16:	source = 11; break;
151*4882a593Smuzhiyun 				default:	source = -1; break;
152*4882a593Smuzhiyun 			}
153*4882a593Smuzhiyun 			break;
154*4882a593Smuzhiyun 		case 4:
155*4882a593Smuzhiyun 			switch (clock) {
156*4882a593Smuzhiyun 				case QE_BRG13:	source = 1; break;
157*4882a593Smuzhiyun 				case QE_BRG14:	source = 2; break;
158*4882a593Smuzhiyun 				case QE_BRG15:	source = 3; break;
159*4882a593Smuzhiyun 				case QE_BRG16:	source = 4; break;
160*4882a593Smuzhiyun 				case QE_CLK5:	source = 5; break;
161*4882a593Smuzhiyun 				case QE_CLK6:	source = 6; break;
162*4882a593Smuzhiyun 				case QE_CLK21:	source = 7; break;
163*4882a593Smuzhiyun 				case QE_CLK22:	source = 8; break;
164*4882a593Smuzhiyun 				case QE_CLK7:	source = 9; break;
165*4882a593Smuzhiyun 				case QE_CLK8:	source = 10; break;
166*4882a593Smuzhiyun 				case QE_CLK16:	source = 11; break;
167*4882a593Smuzhiyun 				default:	source = -1; break;
168*4882a593Smuzhiyun 			}
169*4882a593Smuzhiyun 			break;
170*4882a593Smuzhiyun 		default:
171*4882a593Smuzhiyun 			source = -1;
172*4882a593Smuzhiyun 			break;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (source == -1) {
176*4882a593Smuzhiyun 		printf("%s: Bad combination of clock and UCC\n", __FUNCTION__);
177*4882a593Smuzhiyun 		return -ENOENT;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	clockBits = (u32) source;
181*4882a593Smuzhiyun 	clockMask = QE_CMXUCR_TX_CLK_SRC_MASK;
182*4882a593Smuzhiyun 	if (mode == COMM_DIR_RX) {
183*4882a593Smuzhiyun 		clockBits <<= 4; /* Rx field is 4 bits to left of Tx field */
184*4882a593Smuzhiyun 		clockMask <<= 4; /* Rx field is 4 bits to left of Tx field */
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 	clockBits <<= shift;
187*4882a593Smuzhiyun 	clockMask <<= shift;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	out_be32(p_cmxucr, (in_be32(p_cmxucr) & ~clockMask) | clockBits);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
ucc_get_reg_baseaddr(int ucc_num)194*4882a593Smuzhiyun static uint ucc_get_reg_baseaddr(int ucc_num)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	uint base = 0;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* check if the UCC number is in range */
199*4882a593Smuzhiyun 	if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0)) {
200*4882a593Smuzhiyun 		printf("%s: the UCC num not in ranges\n", __FUNCTION__);
201*4882a593Smuzhiyun 		return 0;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	switch (ucc_num) {
205*4882a593Smuzhiyun 		case 0:	base = 0x00002000; break;
206*4882a593Smuzhiyun 		case 1:	base = 0x00003000; break;
207*4882a593Smuzhiyun 		case 2:	base = 0x00002200; break;
208*4882a593Smuzhiyun 		case 3:	base = 0x00003200; break;
209*4882a593Smuzhiyun 		case 4:	base = 0x00002400; break;
210*4882a593Smuzhiyun 		case 5:	base = 0x00003400; break;
211*4882a593Smuzhiyun 		case 6:	base = 0x00002600; break;
212*4882a593Smuzhiyun 		case 7:	base = 0x00003600; break;
213*4882a593Smuzhiyun 		default: break;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	base = (uint)qe_immr + base;
217*4882a593Smuzhiyun 	return base;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
ucc_fast_enable(ucc_fast_private_t * uccf,comm_dir_e mode)220*4882a593Smuzhiyun void ucc_fast_enable(ucc_fast_private_t *uccf, comm_dir_e mode)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	ucc_fast_t	*uf_regs;
223*4882a593Smuzhiyun 	u32		gumr;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	uf_regs = uccf->uf_regs;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Enable reception and/or transmission on this UCC. */
228*4882a593Smuzhiyun 	gumr = in_be32(&uf_regs->gumr);
229*4882a593Smuzhiyun 	if (mode & COMM_DIR_TX) {
230*4882a593Smuzhiyun 		gumr |= UCC_FAST_GUMR_ENT;
231*4882a593Smuzhiyun 		uccf->enabled_tx = 1;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	if (mode & COMM_DIR_RX) {
234*4882a593Smuzhiyun 		gumr |= UCC_FAST_GUMR_ENR;
235*4882a593Smuzhiyun 		uccf->enabled_rx = 1;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 	out_be32(&uf_regs->gumr, gumr);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
ucc_fast_disable(ucc_fast_private_t * uccf,comm_dir_e mode)240*4882a593Smuzhiyun void ucc_fast_disable(ucc_fast_private_t *uccf, comm_dir_e mode)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	ucc_fast_t	*uf_regs;
243*4882a593Smuzhiyun 	u32		gumr;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	uf_regs = uccf->uf_regs;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Disable reception and/or transmission on this UCC. */
248*4882a593Smuzhiyun 	gumr = in_be32(&uf_regs->gumr);
249*4882a593Smuzhiyun 	if (mode & COMM_DIR_TX) {
250*4882a593Smuzhiyun 		gumr &= ~UCC_FAST_GUMR_ENT;
251*4882a593Smuzhiyun 		uccf->enabled_tx = 0;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	if (mode & COMM_DIR_RX) {
254*4882a593Smuzhiyun 		gumr &= ~UCC_FAST_GUMR_ENR;
255*4882a593Smuzhiyun 		uccf->enabled_rx = 0;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 	out_be32(&uf_regs->gumr, gumr);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
ucc_fast_init(ucc_fast_info_t * uf_info,ucc_fast_private_t ** uccf_ret)260*4882a593Smuzhiyun int ucc_fast_init(ucc_fast_info_t *uf_info, ucc_fast_private_t  **uccf_ret)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	ucc_fast_private_t	*uccf;
263*4882a593Smuzhiyun 	ucc_fast_t		*uf_regs;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (!uf_info)
266*4882a593Smuzhiyun 		return -EINVAL;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if ((uf_info->ucc_num < 0) || (uf_info->ucc_num > UCC_MAX_NUM - 1)) {
269*4882a593Smuzhiyun 		printf("%s: Illagal UCC number!\n", __FUNCTION__);
270*4882a593Smuzhiyun 		return -EINVAL;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	uccf = (ucc_fast_private_t *)malloc(sizeof(ucc_fast_private_t));
274*4882a593Smuzhiyun 	if (!uccf) {
275*4882a593Smuzhiyun 		printf("%s: No memory for UCC fast data structure!\n",
276*4882a593Smuzhiyun 			 __FUNCTION__);
277*4882a593Smuzhiyun 		return -ENOMEM;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 	memset(uccf, 0, sizeof(ucc_fast_private_t));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Save fast UCC structure */
282*4882a593Smuzhiyun 	uccf->uf_info	= uf_info;
283*4882a593Smuzhiyun 	uccf->uf_regs	= (ucc_fast_t *)ucc_get_reg_baseaddr(uf_info->ucc_num);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (uccf->uf_regs == NULL) {
286*4882a593Smuzhiyun 		printf("%s: No memory map for UCC fast controller!\n",
287*4882a593Smuzhiyun 			 __FUNCTION__);
288*4882a593Smuzhiyun 		return -ENOMEM;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	uccf->enabled_tx	= 0;
292*4882a593Smuzhiyun 	uccf->enabled_rx	= 0;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	uf_regs			= uccf->uf_regs;
295*4882a593Smuzhiyun 	uccf->p_ucce		= (u32 *) &(uf_regs->ucce);
296*4882a593Smuzhiyun 	uccf->p_uccm		= (u32 *) &(uf_regs->uccm);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Init GUEMR register, UCC both Rx and Tx is Fast protocol */
299*4882a593Smuzhiyun 	out_8(&uf_regs->guemr, UCC_GUEMR_SET_RESERVED3 | UCC_GUEMR_MODE_FAST_RX
300*4882a593Smuzhiyun 				 | UCC_GUEMR_MODE_FAST_TX);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Set GUMR, disable UCC both Rx and Tx, Ethernet protocol */
303*4882a593Smuzhiyun 	out_be32(&uf_regs->gumr, UCC_FAST_GUMR_ETH);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Set the Giga ethernet VFIFO stuff */
306*4882a593Smuzhiyun 	if (uf_info->eth_type == GIGA_ETH) {
307*4882a593Smuzhiyun 		/* Allocate memory for Tx Virtual Fifo */
308*4882a593Smuzhiyun 		uccf->ucc_fast_tx_virtual_fifo_base_offset =
309*4882a593Smuzhiyun 		qe_muram_alloc(UCC_GETH_UTFS_GIGA_INIT,
310*4882a593Smuzhiyun 				 UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		/* Allocate memory for Rx Virtual Fifo */
313*4882a593Smuzhiyun 		uccf->ucc_fast_rx_virtual_fifo_base_offset =
314*4882a593Smuzhiyun 		qe_muram_alloc(UCC_GETH_URFS_GIGA_INIT +
315*4882a593Smuzhiyun 				 UCC_FAST_RX_VIRTUAL_FIFO_SIZE_PAD,
316*4882a593Smuzhiyun 				UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		/* utfb, urfb are offsets from MURAM base */
319*4882a593Smuzhiyun 		out_be32(&uf_regs->utfb,
320*4882a593Smuzhiyun 			 uccf->ucc_fast_tx_virtual_fifo_base_offset);
321*4882a593Smuzhiyun 		out_be32(&uf_regs->urfb,
322*4882a593Smuzhiyun 			 uccf->ucc_fast_rx_virtual_fifo_base_offset);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		/* Set Virtual Fifo registers */
325*4882a593Smuzhiyun 		out_be16(&uf_regs->urfs, UCC_GETH_URFS_GIGA_INIT);
326*4882a593Smuzhiyun 		out_be16(&uf_regs->urfet, UCC_GETH_URFET_GIGA_INIT);
327*4882a593Smuzhiyun 		out_be16(&uf_regs->urfset, UCC_GETH_URFSET_GIGA_INIT);
328*4882a593Smuzhiyun 		out_be16(&uf_regs->utfs, UCC_GETH_UTFS_GIGA_INIT);
329*4882a593Smuzhiyun 		out_be16(&uf_regs->utfet, UCC_GETH_UTFET_GIGA_INIT);
330*4882a593Smuzhiyun 		out_be16(&uf_regs->utftt, UCC_GETH_UTFTT_GIGA_INIT);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Set the Fast ethernet VFIFO stuff */
334*4882a593Smuzhiyun 	if (uf_info->eth_type == FAST_ETH) {
335*4882a593Smuzhiyun 		/* Allocate memory for Tx Virtual Fifo */
336*4882a593Smuzhiyun 		uccf->ucc_fast_tx_virtual_fifo_base_offset =
337*4882a593Smuzhiyun 		qe_muram_alloc(UCC_GETH_UTFS_INIT,
338*4882a593Smuzhiyun 				 UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		/* Allocate memory for Rx Virtual Fifo */
341*4882a593Smuzhiyun 		uccf->ucc_fast_rx_virtual_fifo_base_offset =
342*4882a593Smuzhiyun 		qe_muram_alloc(UCC_GETH_URFS_INIT +
343*4882a593Smuzhiyun 				 UCC_FAST_RX_VIRTUAL_FIFO_SIZE_PAD,
344*4882a593Smuzhiyun 				UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		/* utfb, urfb are offsets from MURAM base */
347*4882a593Smuzhiyun 		out_be32(&uf_regs->utfb,
348*4882a593Smuzhiyun 			 uccf->ucc_fast_tx_virtual_fifo_base_offset);
349*4882a593Smuzhiyun 		out_be32(&uf_regs->urfb,
350*4882a593Smuzhiyun 			 uccf->ucc_fast_rx_virtual_fifo_base_offset);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		/* Set Virtual Fifo registers */
353*4882a593Smuzhiyun 		out_be16(&uf_regs->urfs, UCC_GETH_URFS_INIT);
354*4882a593Smuzhiyun 		out_be16(&uf_regs->urfet, UCC_GETH_URFET_INIT);
355*4882a593Smuzhiyun 		out_be16(&uf_regs->urfset, UCC_GETH_URFSET_INIT);
356*4882a593Smuzhiyun 		out_be16(&uf_regs->utfs, UCC_GETH_UTFS_INIT);
357*4882a593Smuzhiyun 		out_be16(&uf_regs->utfet, UCC_GETH_UTFET_INIT);
358*4882a593Smuzhiyun 		out_be16(&uf_regs->utftt, UCC_GETH_UTFTT_INIT);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* Rx clock routing */
362*4882a593Smuzhiyun 	if (uf_info->rx_clock != QE_CLK_NONE) {
363*4882a593Smuzhiyun 		if (ucc_set_clk_src(uf_info->ucc_num,
364*4882a593Smuzhiyun 			 uf_info->rx_clock, COMM_DIR_RX)) {
365*4882a593Smuzhiyun 			printf("%s: Illegal value for parameter 'RxClock'.\n",
366*4882a593Smuzhiyun 				 __FUNCTION__);
367*4882a593Smuzhiyun 			return -EINVAL;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Tx clock routing */
372*4882a593Smuzhiyun 	if (uf_info->tx_clock != QE_CLK_NONE) {
373*4882a593Smuzhiyun 		if (ucc_set_clk_src(uf_info->ucc_num,
374*4882a593Smuzhiyun 			 uf_info->tx_clock, COMM_DIR_TX)) {
375*4882a593Smuzhiyun 			printf("%s: Illegal value for parameter 'TxClock'.\n",
376*4882a593Smuzhiyun 				 __FUNCTION__);
377*4882a593Smuzhiyun 			return -EINVAL;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Clear interrupt mask register to disable all of interrupts */
382*4882a593Smuzhiyun 	out_be32(&uf_regs->uccm, 0x0);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Writing '1' to clear all of envents */
385*4882a593Smuzhiyun 	out_be32(&uf_regs->ucce, 0xffffffff);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	*uccf_ret = uccf;
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390