1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016 Google, Inc
3*4882a593Smuzhiyun * Written by Simon Glass <sjg@chromium.org>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <div64.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <dm/pinctrl.h>
13*4882a593Smuzhiyun #include <pwm.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include <syscon.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/pwm.h>
18*4882a593Smuzhiyun #include <power/regulator.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct rockchip_pwm_data {
23*4882a593Smuzhiyun struct rockchip_pwm_regs regs;
24*4882a593Smuzhiyun unsigned int prescaler;
25*4882a593Smuzhiyun bool supports_polarity;
26*4882a593Smuzhiyun bool supports_lock;
27*4882a593Smuzhiyun bool vop_pwm;
28*4882a593Smuzhiyun u32 enable_conf;
29*4882a593Smuzhiyun u32 enable_conf_mask;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct rk_pwm_priv {
33*4882a593Smuzhiyun fdt_addr_t base;
34*4882a593Smuzhiyun ulong freq;
35*4882a593Smuzhiyun u32 conf_polarity;
36*4882a593Smuzhiyun bool vop_pwm_en; /* indicate voppwm mirror register state */
37*4882a593Smuzhiyun const struct rockchip_pwm_data *data;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
rk_pwm_set_invert(struct udevice * dev,uint channel,bool polarity)40*4882a593Smuzhiyun static int rk_pwm_set_invert(struct udevice *dev, uint channel, bool polarity)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct rk_pwm_priv *priv = dev_get_priv(dev);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (!priv->data->supports_polarity) {
45*4882a593Smuzhiyun debug("%s: Do not support polarity\n", __func__);
46*4882a593Smuzhiyun return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun debug("%s: polarity=%u\n", __func__, polarity);
50*4882a593Smuzhiyun if (polarity)
51*4882a593Smuzhiyun priv->conf_polarity = PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSTIVE;
52*4882a593Smuzhiyun else
53*4882a593Smuzhiyun priv->conf_polarity = PWM_DUTY_POSTIVE | PWM_INACTIVE_NEGATIVE;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
rk_pwm_set_config(struct udevice * dev,uint channel,uint period_ns,uint duty_ns)58*4882a593Smuzhiyun static int rk_pwm_set_config(struct udevice *dev, uint channel, uint period_ns,
59*4882a593Smuzhiyun uint duty_ns)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct rk_pwm_priv *priv = dev_get_priv(dev);
62*4882a593Smuzhiyun const struct rockchip_pwm_regs *regs = &priv->data->regs;
63*4882a593Smuzhiyun unsigned long period, duty;
64*4882a593Smuzhiyun u32 ctrl;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun debug("%s: period_ns=%u, duty_ns=%u\n", __func__, period_ns, duty_ns);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun ctrl = readl(priv->base + regs->ctrl);
69*4882a593Smuzhiyun if (priv->data->vop_pwm) {
70*4882a593Smuzhiyun if (priv->vop_pwm_en)
71*4882a593Smuzhiyun ctrl |= RK_PWM_ENABLE;
72*4882a593Smuzhiyun else
73*4882a593Smuzhiyun ctrl &= ~RK_PWM_ENABLE;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * Lock the period and duty of previous configuration, then
78*4882a593Smuzhiyun * change the duty and period, that would not be effective.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun if (priv->data->supports_lock) {
81*4882a593Smuzhiyun ctrl |= PWM_LOCK;
82*4882a593Smuzhiyun writel(ctrl, priv->base + regs->ctrl);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun period = lldiv((uint64_t)(priv->freq / 1000) * period_ns,
86*4882a593Smuzhiyun priv->data->prescaler * 1000000);
87*4882a593Smuzhiyun duty = lldiv((uint64_t)(priv->freq / 1000) * duty_ns,
88*4882a593Smuzhiyun priv->data->prescaler * 1000000);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun writel(period, priv->base + regs->period);
91*4882a593Smuzhiyun writel(duty, priv->base + regs->duty);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (priv->data->supports_polarity) {
94*4882a593Smuzhiyun ctrl &= ~(PWM_DUTY_MASK | PWM_INACTIVE_MASK);
95*4882a593Smuzhiyun ctrl |= priv->conf_polarity;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * Unlock and set polarity at the same time,
100*4882a593Smuzhiyun * the configuration of duty, period and polarity
101*4882a593Smuzhiyun * would be effective together at next period.
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun if (priv->data->supports_lock)
104*4882a593Smuzhiyun ctrl &= ~PWM_LOCK;
105*4882a593Smuzhiyun writel(ctrl, priv->base + regs->ctrl);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun debug("%s: period=%lu, duty=%lu\n", __func__, period, duty);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
rk_pwm_set_enable(struct udevice * dev,uint channel,bool enable)112*4882a593Smuzhiyun static int rk_pwm_set_enable(struct udevice *dev, uint channel, bool enable)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct rk_pwm_priv *priv = dev_get_priv(dev);
115*4882a593Smuzhiyun const struct rockchip_pwm_regs *regs = &priv->data->regs;
116*4882a593Smuzhiyun u32 ctrl;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun debug("%s: Enable '%s'\n", __func__, dev->name);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ctrl = readl(priv->base + regs->ctrl);
121*4882a593Smuzhiyun ctrl &= ~priv->data->enable_conf_mask;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (enable)
124*4882a593Smuzhiyun ctrl |= priv->data->enable_conf;
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun ctrl &= ~priv->data->enable_conf;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun writel(ctrl, priv->base + regs->ctrl);
129*4882a593Smuzhiyun if (priv->data->vop_pwm)
130*4882a593Smuzhiyun priv->vop_pwm_en = enable;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (enable)
133*4882a593Smuzhiyun pinctrl_select_state(dev, "active");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
rk_pwm_ofdata_to_platdata(struct udevice * dev)138*4882a593Smuzhiyun static int rk_pwm_ofdata_to_platdata(struct udevice *dev)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct rk_pwm_priv *priv = dev_get_priv(dev);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun priv->base = dev_read_addr(dev);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
rk_pwm_probe(struct udevice * dev)147*4882a593Smuzhiyun static int rk_pwm_probe(struct udevice *dev)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct rk_pwm_priv *priv = dev_get_priv(dev);
150*4882a593Smuzhiyun struct clk clk;
151*4882a593Smuzhiyun int ret = 0;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
154*4882a593Smuzhiyun if (ret < 0) {
155*4882a593Smuzhiyun debug("%s get clock fail!\n", __func__);
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = clk_get_rate(&clk);
160*4882a593Smuzhiyun if (ret < 0) {
161*4882a593Smuzhiyun debug("%s pwm get clock rate fail!\n", __func__);
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun priv->freq = ret;
165*4882a593Smuzhiyun priv->data = (struct rockchip_pwm_data *)dev_get_driver_data(dev);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (priv->data->supports_polarity)
168*4882a593Smuzhiyun priv->conf_polarity = PWM_DUTY_POSTIVE | PWM_INACTIVE_POSTIVE;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const struct pwm_ops rk_pwm_ops = {
174*4882a593Smuzhiyun .set_invert = rk_pwm_set_invert,
175*4882a593Smuzhiyun .set_config = rk_pwm_set_config,
176*4882a593Smuzhiyun .set_enable = rk_pwm_set_enable,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct rockchip_pwm_data pwm_data_v1 = {
180*4882a593Smuzhiyun .regs = {
181*4882a593Smuzhiyun .duty = 0x04,
182*4882a593Smuzhiyun .period = 0x08,
183*4882a593Smuzhiyun .cntr = 0x00,
184*4882a593Smuzhiyun .ctrl = 0x0c,
185*4882a593Smuzhiyun },
186*4882a593Smuzhiyun .prescaler = 2,
187*4882a593Smuzhiyun .supports_polarity = false,
188*4882a593Smuzhiyun .supports_lock = false,
189*4882a593Smuzhiyun .vop_pwm = false,
190*4882a593Smuzhiyun .enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
191*4882a593Smuzhiyun .enable_conf_mask = BIT(1) | BIT(3),
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct rockchip_pwm_data pwm_data_v2 = {
195*4882a593Smuzhiyun .regs = {
196*4882a593Smuzhiyun .duty = 0x08,
197*4882a593Smuzhiyun .period = 0x04,
198*4882a593Smuzhiyun .cntr = 0x00,
199*4882a593Smuzhiyun .ctrl = 0x0c,
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun .prescaler = 1,
202*4882a593Smuzhiyun .supports_polarity = true,
203*4882a593Smuzhiyun .supports_lock = false,
204*4882a593Smuzhiyun .vop_pwm = false,
205*4882a593Smuzhiyun .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | RK_PWM_ENABLE |
206*4882a593Smuzhiyun PWM_CONTINUOUS,
207*4882a593Smuzhiyun .enable_conf_mask = GENMASK(2, 0) | BIT(5) | BIT(8),
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct rockchip_pwm_data pwm_data_vop = {
211*4882a593Smuzhiyun .regs = {
212*4882a593Smuzhiyun .duty = 0x08,
213*4882a593Smuzhiyun .period = 0x04,
214*4882a593Smuzhiyun .cntr = 0x0c,
215*4882a593Smuzhiyun .ctrl = 0x00,
216*4882a593Smuzhiyun },
217*4882a593Smuzhiyun .prescaler = 1,
218*4882a593Smuzhiyun .supports_polarity = true,
219*4882a593Smuzhiyun .supports_lock = false,
220*4882a593Smuzhiyun .vop_pwm = true,
221*4882a593Smuzhiyun .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | RK_PWM_ENABLE |
222*4882a593Smuzhiyun PWM_CONTINUOUS,
223*4882a593Smuzhiyun .enable_conf_mask = GENMASK(2, 0) | BIT(5) | BIT(8),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct rockchip_pwm_data pwm_data_v3 = {
227*4882a593Smuzhiyun .regs = {
228*4882a593Smuzhiyun .duty = 0x08,
229*4882a593Smuzhiyun .period = 0x04,
230*4882a593Smuzhiyun .cntr = 0x00,
231*4882a593Smuzhiyun .ctrl = 0x0c,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun .prescaler = 1,
234*4882a593Smuzhiyun .supports_polarity = true,
235*4882a593Smuzhiyun .supports_lock = true,
236*4882a593Smuzhiyun .vop_pwm = false,
237*4882a593Smuzhiyun .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | RK_PWM_ENABLE |
238*4882a593Smuzhiyun PWM_CONTINUOUS,
239*4882a593Smuzhiyun .enable_conf_mask = GENMASK(2, 0) | BIT(5) | BIT(8),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct udevice_id rk_pwm_ids[] = {
243*4882a593Smuzhiyun { .compatible = "rockchip,rk2928-pwm", .data = (ulong)&pwm_data_v1},
244*4882a593Smuzhiyun { .compatible = "rockchip,rk3288-pwm", .data = (ulong)&pwm_data_v2},
245*4882a593Smuzhiyun { .compatible = "rockchip,rk3328-pwm", .data = (ulong)&pwm_data_v3},
246*4882a593Smuzhiyun { .compatible = "rockchip,vop-pwm", .data = (ulong)&pwm_data_vop},
247*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-pwm", .data = (ulong)&pwm_data_v2},
248*4882a593Smuzhiyun { }
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun U_BOOT_DRIVER(rk_pwm) = {
252*4882a593Smuzhiyun .name = "rk_pwm",
253*4882a593Smuzhiyun .id = UCLASS_PWM,
254*4882a593Smuzhiyun .of_match = rk_pwm_ids,
255*4882a593Smuzhiyun .ops = &rk_pwm_ops,
256*4882a593Smuzhiyun .ofdata_to_platdata = rk_pwm_ofdata_to_platdata,
257*4882a593Smuzhiyun .probe = rk_pwm_probe,
258*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rk_pwm_priv),
259*4882a593Smuzhiyun };
260