1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2017 NXP
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Peng Fan <peng.fan@nxp.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <i2c.h>
14*4882a593Smuzhiyun #include <power/pmic.h>
15*4882a593Smuzhiyun #include <power/regulator.h>
16*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /**
19*4882a593Smuzhiyun * struct pfuze100_regulator_desc - regulator descriptor
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * @name: Identify name for the regulator.
22*4882a593Smuzhiyun * @type: Indicates the regulator type.
23*4882a593Smuzhiyun * @uV_step: Voltage increase for each selector.
24*4882a593Smuzhiyun * @vsel_reg: Register for adjust regulator voltage for normal.
25*4882a593Smuzhiyun * @vsel_mask: Mask bit for setting regulator voltage for normal.
26*4882a593Smuzhiyun * @stby_reg: Register for adjust regulator voltage for standby.
27*4882a593Smuzhiyun * @stby_mask: Mask bit for setting regulator voltage for standby.
28*4882a593Smuzhiyun * @volt_table: Voltage mapping table (if table based mapping).
29*4882a593Smuzhiyun * @voltage: Current voltage for REGULATOR_TYPE_FIXED type regulator.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun struct pfuze100_regulator_desc {
32*4882a593Smuzhiyun char *name;
33*4882a593Smuzhiyun enum regulator_type type;
34*4882a593Smuzhiyun unsigned int uV_step;
35*4882a593Smuzhiyun unsigned int vsel_reg;
36*4882a593Smuzhiyun unsigned int vsel_mask;
37*4882a593Smuzhiyun unsigned int stby_reg;
38*4882a593Smuzhiyun unsigned int stby_mask;
39*4882a593Smuzhiyun unsigned int *volt_table;
40*4882a593Smuzhiyun unsigned int voltage;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun * struct pfuze100_regulator_platdata - platform data for pfuze100
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * @desc: Points the description entry of one regulator of pfuze100
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun struct pfuze100_regulator_platdata {
49*4882a593Smuzhiyun struct pfuze100_regulator_desc *desc;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define PFUZE100_FIXED_REG(_name, base, vol) \
53*4882a593Smuzhiyun { \
54*4882a593Smuzhiyun .name = #_name, \
55*4882a593Smuzhiyun .type = REGULATOR_TYPE_FIXED, \
56*4882a593Smuzhiyun .voltage = (vol), \
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PFUZE100_SW_REG(_name, base, step) \
60*4882a593Smuzhiyun { \
61*4882a593Smuzhiyun .name = #_name, \
62*4882a593Smuzhiyun .type = REGULATOR_TYPE_BUCK, \
63*4882a593Smuzhiyun .uV_step = (step), \
64*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
65*4882a593Smuzhiyun .vsel_mask = 0x3F, \
66*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STBY_OFFSET, \
67*4882a593Smuzhiyun .stby_mask = 0x3F, \
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define PFUZE100_SWB_REG(_name, base, mask, step, voltages) \
71*4882a593Smuzhiyun { \
72*4882a593Smuzhiyun .name = #_name, \
73*4882a593Smuzhiyun .type = REGULATOR_TYPE_BUCK, \
74*4882a593Smuzhiyun .uV_step = (step), \
75*4882a593Smuzhiyun .vsel_reg = (base), \
76*4882a593Smuzhiyun .vsel_mask = (mask), \
77*4882a593Smuzhiyun .volt_table = (voltages), \
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define PFUZE100_SNVS_REG(_name, base, mask, voltages) \
81*4882a593Smuzhiyun { \
82*4882a593Smuzhiyun .name = #_name, \
83*4882a593Smuzhiyun .type = REGULATOR_TYPE_OTHER, \
84*4882a593Smuzhiyun .vsel_reg = (base), \
85*4882a593Smuzhiyun .vsel_mask = (mask), \
86*4882a593Smuzhiyun .volt_table = (voltages), \
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define PFUZE100_VGEN_REG(_name, base, step) \
90*4882a593Smuzhiyun { \
91*4882a593Smuzhiyun .name = #_name, \
92*4882a593Smuzhiyun .type = REGULATOR_TYPE_LDO, \
93*4882a593Smuzhiyun .uV_step = (step), \
94*4882a593Smuzhiyun .vsel_reg = (base), \
95*4882a593Smuzhiyun .vsel_mask = 0xF, \
96*4882a593Smuzhiyun .stby_reg = (base), \
97*4882a593Smuzhiyun .stby_mask = 0x20, \
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PFUZE3000_VCC_REG(_name, base, step) \
101*4882a593Smuzhiyun { \
102*4882a593Smuzhiyun .name = #_name, \
103*4882a593Smuzhiyun .type = REGULATOR_TYPE_LDO, \
104*4882a593Smuzhiyun .uV_step = (step), \
105*4882a593Smuzhiyun .vsel_reg = (base), \
106*4882a593Smuzhiyun .vsel_mask = 0x3, \
107*4882a593Smuzhiyun .stby_reg = (base), \
108*4882a593Smuzhiyun .stby_mask = 0x20, \
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define PFUZE3000_SW1_REG(_name, base, step) \
112*4882a593Smuzhiyun { \
113*4882a593Smuzhiyun .name = #_name, \
114*4882a593Smuzhiyun .type = REGULATOR_TYPE_BUCK, \
115*4882a593Smuzhiyun .uV_step = (step), \
116*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
117*4882a593Smuzhiyun .vsel_mask = 0x1F, \
118*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STBY_OFFSET, \
119*4882a593Smuzhiyun .stby_mask = 0x1F, \
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define PFUZE3000_SW2_REG(_name, base, step) \
123*4882a593Smuzhiyun { \
124*4882a593Smuzhiyun .name = #_name, \
125*4882a593Smuzhiyun .type = REGULATOR_TYPE_BUCK, \
126*4882a593Smuzhiyun .uV_step = (step), \
127*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
128*4882a593Smuzhiyun .vsel_mask = 0x7, \
129*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STBY_OFFSET, \
130*4882a593Smuzhiyun .stby_mask = 0x7, \
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define PFUZE3000_SW3_REG(_name, base, step) \
134*4882a593Smuzhiyun { \
135*4882a593Smuzhiyun .name = #_name, \
136*4882a593Smuzhiyun .type = REGULATOR_TYPE_BUCK, \
137*4882a593Smuzhiyun .uV_step = (step), \
138*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
139*4882a593Smuzhiyun .vsel_mask = 0xF, \
140*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STBY_OFFSET, \
141*4882a593Smuzhiyun .stby_mask = 0xF, \
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static unsigned int pfuze100_swbst[] = {
145*4882a593Smuzhiyun 5000000, 5050000, 5100000, 5150000
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static unsigned int pfuze100_vsnvs[] = {
149*4882a593Smuzhiyun 1000000, 1100000, 1200000, 1300000, 1500000, 1800000, 3000000, -1
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static unsigned int pfuze3000_vsnvs[] = {
153*4882a593Smuzhiyun -1, -1, -1, -1, -1, -1, 3000000, -1
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static unsigned int pfuze3000_sw2lo[] = {
157*4882a593Smuzhiyun 1500000, 1550000, 1600000, 1650000, 1700000, 1750000, 1800000, 1850000
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* PFUZE100 */
161*4882a593Smuzhiyun static struct pfuze100_regulator_desc pfuze100_regulators[] = {
162*4882a593Smuzhiyun PFUZE100_SW_REG(sw1ab, PFUZE100_SW1ABVOL, 25000),
163*4882a593Smuzhiyun PFUZE100_SW_REG(sw1c, PFUZE100_SW1CVOL, 25000),
164*4882a593Smuzhiyun PFUZE100_SW_REG(sw2, PFUZE100_SW2VOL, 25000),
165*4882a593Smuzhiyun PFUZE100_SW_REG(sw3a, PFUZE100_SW3AVOL, 25000),
166*4882a593Smuzhiyun PFUZE100_SW_REG(sw3b, PFUZE100_SW3BVOL, 25000),
167*4882a593Smuzhiyun PFUZE100_SW_REG(sw4, PFUZE100_SW4VOL, 25000),
168*4882a593Smuzhiyun PFUZE100_SWB_REG(swbst, PFUZE100_SWBSTCON1, 0x3, 50000, pfuze100_swbst),
169*4882a593Smuzhiyun PFUZE100_SNVS_REG(vsnvs, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
170*4882a593Smuzhiyun PFUZE100_FIXED_REG(vrefddr, PFUZE100_VREFDDRCON, 750000),
171*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen1, PFUZE100_VGEN1VOL, 50000),
172*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen2, PFUZE100_VGEN2VOL, 50000),
173*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen3, PFUZE100_VGEN3VOL, 100000),
174*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen4, PFUZE100_VGEN4VOL, 100000),
175*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen5, PFUZE100_VGEN5VOL, 100000),
176*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen6, PFUZE100_VGEN6VOL, 100000),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* PFUZE200 */
180*4882a593Smuzhiyun static struct pfuze100_regulator_desc pfuze200_regulators[] = {
181*4882a593Smuzhiyun PFUZE100_SW_REG(sw1ab, PFUZE100_SW1ABVOL, 25000),
182*4882a593Smuzhiyun PFUZE100_SW_REG(sw2, PFUZE100_SW2VOL, 25000),
183*4882a593Smuzhiyun PFUZE100_SW_REG(sw3a, PFUZE100_SW3AVOL, 25000),
184*4882a593Smuzhiyun PFUZE100_SW_REG(sw3b, PFUZE100_SW3BVOL, 25000),
185*4882a593Smuzhiyun PFUZE100_SWB_REG(swbst, PFUZE100_SWBSTCON1, 0x3, 50000, pfuze100_swbst),
186*4882a593Smuzhiyun PFUZE100_SNVS_REG(vsnvs, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
187*4882a593Smuzhiyun PFUZE100_FIXED_REG(vrefddr, PFUZE100_VREFDDRCON, 750000),
188*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen1, PFUZE100_VGEN1VOL, 50000),
189*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen2, PFUZE100_VGEN2VOL, 50000),
190*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen3, PFUZE100_VGEN3VOL, 100000),
191*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen4, PFUZE100_VGEN4VOL, 100000),
192*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen5, PFUZE100_VGEN5VOL, 100000),
193*4882a593Smuzhiyun PFUZE100_VGEN_REG(vgen6, PFUZE100_VGEN6VOL, 100000),
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* PFUZE3000 */
197*4882a593Smuzhiyun static struct pfuze100_regulator_desc pfuze3000_regulators[] = {
198*4882a593Smuzhiyun PFUZE3000_SW1_REG(sw1a, PFUZE100_SW1ABVOL, 25000),
199*4882a593Smuzhiyun PFUZE3000_SW1_REG(sw1b, PFUZE100_SW1CVOL, 25000),
200*4882a593Smuzhiyun PFUZE100_SWB_REG(sw2, PFUZE100_SW2VOL, 0x7, 50000, pfuze3000_sw2lo),
201*4882a593Smuzhiyun PFUZE3000_SW3_REG(sw3, PFUZE100_SW3AVOL, 50000),
202*4882a593Smuzhiyun PFUZE100_SWB_REG(swbst, PFUZE100_SWBSTCON1, 0x3, 50000, pfuze100_swbst),
203*4882a593Smuzhiyun PFUZE100_SNVS_REG(vsnvs, PFUZE100_VSNVSVOL, 0x7, pfuze3000_vsnvs),
204*4882a593Smuzhiyun PFUZE100_FIXED_REG(vrefddr, PFUZE100_VREFDDRCON, 750000),
205*4882a593Smuzhiyun PFUZE100_VGEN_REG(vldo1, PFUZE100_VGEN1VOL, 100000),
206*4882a593Smuzhiyun PFUZE100_VGEN_REG(vldo2, PFUZE100_VGEN2VOL, 50000),
207*4882a593Smuzhiyun PFUZE3000_VCC_REG(vccsd, PFUZE100_VGEN3VOL, 150000),
208*4882a593Smuzhiyun PFUZE3000_VCC_REG(v33, PFUZE100_VGEN4VOL, 150000),
209*4882a593Smuzhiyun PFUZE100_VGEN_REG(vldo3, PFUZE100_VGEN5VOL, 100000),
210*4882a593Smuzhiyun PFUZE100_VGEN_REG(vldo4, PFUZE100_VGEN6VOL, 100000),
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define MODE(_id, _val, _name) { \
214*4882a593Smuzhiyun .id = _id, \
215*4882a593Smuzhiyun .register_value = _val, \
216*4882a593Smuzhiyun .name = _name, \
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* SWx Buck regulator mode */
220*4882a593Smuzhiyun static struct dm_regulator_mode pfuze_sw_modes[] = {
221*4882a593Smuzhiyun MODE(OFF_OFF, OFF_OFF, "OFF_OFF"),
222*4882a593Smuzhiyun MODE(PWM_OFF, PWM_OFF, "PWM_OFF"),
223*4882a593Smuzhiyun MODE(PFM_OFF, PFM_OFF, "PFM_OFF"),
224*4882a593Smuzhiyun MODE(APS_OFF, APS_OFF, "APS_OFF"),
225*4882a593Smuzhiyun MODE(PWM_PWM, PWM_PWM, "PWM_PWM"),
226*4882a593Smuzhiyun MODE(PWM_APS, PWM_APS, "PWM_APS"),
227*4882a593Smuzhiyun MODE(APS_APS, APS_APS, "APS_APS"),
228*4882a593Smuzhiyun MODE(APS_PFM, APS_PFM, "APS_PFM"),
229*4882a593Smuzhiyun MODE(PWM_PFM, PWM_PFM, "PWM_PFM"),
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Boost Buck regulator mode for normal operation */
233*4882a593Smuzhiyun static struct dm_regulator_mode pfuze_swbst_modes[] = {
234*4882a593Smuzhiyun MODE(SWBST_MODE_OFF, SWBST_MODE_OFF , "SWBST_MODE_OFF"),
235*4882a593Smuzhiyun MODE(SWBST_MODE_PFM, SWBST_MODE_PFM, "SWBST_MODE_PFM"),
236*4882a593Smuzhiyun MODE(SWBST_MODE_AUTO, SWBST_MODE_AUTO, "SWBST_MODE_AUTO"),
237*4882a593Smuzhiyun MODE(SWBST_MODE_APS, SWBST_MODE_APS, "SWBST_MODE_APS"),
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* VGENx LDO regulator mode for normal operation */
241*4882a593Smuzhiyun static struct dm_regulator_mode pfuze_ldo_modes[] = {
242*4882a593Smuzhiyun MODE(LDO_MODE_OFF, LDO_MODE_OFF, "LDO_MODE_OFF"),
243*4882a593Smuzhiyun MODE(LDO_MODE_ON, LDO_MODE_ON, "LDO_MODE_ON"),
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
se_desc(struct pfuze100_regulator_desc * desc,int size,const char * name)246*4882a593Smuzhiyun static struct pfuze100_regulator_desc *se_desc(struct pfuze100_regulator_desc *desc,
247*4882a593Smuzhiyun int size,
248*4882a593Smuzhiyun const char *name)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun int i;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun for (i = 0; i < size; desc++) {
253*4882a593Smuzhiyun if (!strcmp(desc->name, name))
254*4882a593Smuzhiyun return desc;
255*4882a593Smuzhiyun continue;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return NULL;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
pfuze100_regulator_probe(struct udevice * dev)261*4882a593Smuzhiyun static int pfuze100_regulator_probe(struct udevice *dev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct dm_regulator_uclass_platdata *uc_pdata;
264*4882a593Smuzhiyun struct pfuze100_regulator_platdata *plat = dev_get_platdata(dev);
265*4882a593Smuzhiyun struct pfuze100_regulator_desc *desc;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun switch (dev_get_driver_data(dev_get_parent(dev))) {
268*4882a593Smuzhiyun case PFUZE100:
269*4882a593Smuzhiyun desc = se_desc(pfuze100_regulators,
270*4882a593Smuzhiyun ARRAY_SIZE(pfuze100_regulators),
271*4882a593Smuzhiyun dev->name);
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun case PFUZE200:
274*4882a593Smuzhiyun desc = se_desc(pfuze200_regulators,
275*4882a593Smuzhiyun ARRAY_SIZE(pfuze200_regulators),
276*4882a593Smuzhiyun dev->name);
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun case PFUZE3000:
279*4882a593Smuzhiyun desc = se_desc(pfuze3000_regulators,
280*4882a593Smuzhiyun ARRAY_SIZE(pfuze3000_regulators),
281*4882a593Smuzhiyun dev->name);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun default:
284*4882a593Smuzhiyun debug("Unsupported PFUZE\n");
285*4882a593Smuzhiyun return -EINVAL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun if (!desc) {
288*4882a593Smuzhiyun debug("Do not support regulator %s\n", dev->name);
289*4882a593Smuzhiyun return -EINVAL;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun plat->desc = desc;
293*4882a593Smuzhiyun uc_pdata = dev_get_uclass_platdata(dev);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun uc_pdata->type = desc->type;
296*4882a593Smuzhiyun if (uc_pdata->type == REGULATOR_TYPE_BUCK) {
297*4882a593Smuzhiyun if (!strcmp(dev->name, "swbst")) {
298*4882a593Smuzhiyun uc_pdata->mode = pfuze_swbst_modes;
299*4882a593Smuzhiyun uc_pdata->mode_count = ARRAY_SIZE(pfuze_swbst_modes);
300*4882a593Smuzhiyun } else {
301*4882a593Smuzhiyun uc_pdata->mode = pfuze_sw_modes;
302*4882a593Smuzhiyun uc_pdata->mode_count = ARRAY_SIZE(pfuze_sw_modes);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun } else if (uc_pdata->type == REGULATOR_TYPE_LDO) {
305*4882a593Smuzhiyun uc_pdata->mode = pfuze_ldo_modes;
306*4882a593Smuzhiyun uc_pdata->mode_count = ARRAY_SIZE(pfuze_ldo_modes);
307*4882a593Smuzhiyun } else {
308*4882a593Smuzhiyun uc_pdata->mode = NULL;
309*4882a593Smuzhiyun uc_pdata->mode_count = 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
pfuze100_regulator_mode(struct udevice * dev,int op,int * opmode)315*4882a593Smuzhiyun static int pfuze100_regulator_mode(struct udevice *dev, int op, int *opmode)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int val;
318*4882a593Smuzhiyun struct pfuze100_regulator_platdata *plat = dev_get_platdata(dev);
319*4882a593Smuzhiyun struct pfuze100_regulator_desc *desc = plat->desc;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (op == PMIC_OP_GET) {
322*4882a593Smuzhiyun if (desc->type == REGULATOR_TYPE_BUCK) {
323*4882a593Smuzhiyun if (!strcmp(dev->name, "swbst")) {
324*4882a593Smuzhiyun val = pmic_reg_read(dev->parent,
325*4882a593Smuzhiyun desc->vsel_reg);
326*4882a593Smuzhiyun if (val < 0)
327*4882a593Smuzhiyun return val;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun val &= SWBST_MODE_MASK;
330*4882a593Smuzhiyun val >>= SWBST_MODE_SHIFT;
331*4882a593Smuzhiyun *opmode = val;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun val = pmic_reg_read(dev->parent,
336*4882a593Smuzhiyun desc->vsel_reg +
337*4882a593Smuzhiyun PFUZE100_MODE_OFFSET);
338*4882a593Smuzhiyun if (val < 0)
339*4882a593Smuzhiyun return val;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun val &= SW_MODE_MASK;
342*4882a593Smuzhiyun val >>= SW_MODE_SHIFT;
343*4882a593Smuzhiyun *opmode = val;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun } else if (desc->type == REGULATOR_TYPE_LDO) {
348*4882a593Smuzhiyun val = pmic_reg_read(dev->parent, desc->vsel_reg);
349*4882a593Smuzhiyun if (val < 0)
350*4882a593Smuzhiyun return val;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun val &= LDO_MODE_MASK;
353*4882a593Smuzhiyun val >>= LDO_MODE_SHIFT;
354*4882a593Smuzhiyun *opmode = val;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (desc->type == REGULATOR_TYPE_BUCK) {
363*4882a593Smuzhiyun if (!strcmp(dev->name, "swbst"))
364*4882a593Smuzhiyun return pmic_clrsetbits(dev->parent, desc->vsel_reg,
365*4882a593Smuzhiyun SWBST_MODE_MASK,
366*4882a593Smuzhiyun *opmode << SWBST_MODE_SHIFT);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun val = pmic_clrsetbits(dev->parent,
369*4882a593Smuzhiyun desc->vsel_reg + PFUZE100_MODE_OFFSET,
370*4882a593Smuzhiyun SW_MODE_MASK,
371*4882a593Smuzhiyun *opmode << SW_MODE_SHIFT);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun } else if (desc->type == REGULATOR_TYPE_LDO) {
374*4882a593Smuzhiyun val = pmic_clrsetbits(dev->parent, desc->vsel_reg,
375*4882a593Smuzhiyun LDO_MODE_MASK,
376*4882a593Smuzhiyun *opmode << LDO_MODE_SHIFT);
377*4882a593Smuzhiyun return val;
378*4882a593Smuzhiyun } else {
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
pfuze100_regulator_enable(struct udevice * dev,int op,bool * enable)385*4882a593Smuzhiyun static int pfuze100_regulator_enable(struct udevice *dev, int op, bool *enable)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun int val;
388*4882a593Smuzhiyun int ret, on_off;
389*4882a593Smuzhiyun struct dm_regulator_uclass_platdata *uc_pdata =
390*4882a593Smuzhiyun dev_get_uclass_platdata(dev);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (op == PMIC_OP_GET) {
393*4882a593Smuzhiyun if (!strcmp(dev->name, "vrefddr")) {
394*4882a593Smuzhiyun val = pmic_reg_read(dev->parent, PFUZE100_VREFDDRCON);
395*4882a593Smuzhiyun if (val < 0)
396*4882a593Smuzhiyun return val;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (val & VREFDDRCON_EN)
399*4882a593Smuzhiyun *enable = true;
400*4882a593Smuzhiyun else
401*4882a593Smuzhiyun *enable = false;
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun ret = pfuze100_regulator_mode(dev, op, &on_off);
405*4882a593Smuzhiyun if (ret)
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun switch (on_off) {
408*4882a593Smuzhiyun /* OFF_OFF, SWBST_MODE_OFF, LDO_MODE_OFF have same value */
409*4882a593Smuzhiyun case OFF_OFF:
410*4882a593Smuzhiyun *enable = false;
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun default:
413*4882a593Smuzhiyun *enable = true;
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun } else if (op == PMIC_OP_SET) {
417*4882a593Smuzhiyun if (!strcmp(dev->name, "vrefddr")) {
418*4882a593Smuzhiyun val = pmic_reg_read(dev->parent, PFUZE100_VREFDDRCON);
419*4882a593Smuzhiyun if (val < 0)
420*4882a593Smuzhiyun return val;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (val & VREFDDRCON_EN)
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun val |= VREFDDRCON_EN;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return pmic_reg_write(dev->parent, PFUZE100_VREFDDRCON,
427*4882a593Smuzhiyun val);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (uc_pdata->type == REGULATOR_TYPE_LDO) {
431*4882a593Smuzhiyun on_off = *enable ? LDO_MODE_ON : LDO_MODE_OFF;
432*4882a593Smuzhiyun } else if (uc_pdata->type == REGULATOR_TYPE_BUCK) {
433*4882a593Smuzhiyun if (!strcmp(dev->name, "swbst"))
434*4882a593Smuzhiyun on_off = *enable ? SWBST_MODE_AUTO :
435*4882a593Smuzhiyun SWBST_MODE_OFF;
436*4882a593Smuzhiyun else
437*4882a593Smuzhiyun on_off = *enable ? APS_PFM : OFF_OFF;
438*4882a593Smuzhiyun } else {
439*4882a593Smuzhiyun return -EINVAL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return pfuze100_regulator_mode(dev, op, &on_off);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
pfuze100_regulator_val(struct udevice * dev,int op,int * uV)448*4882a593Smuzhiyun static int pfuze100_regulator_val(struct udevice *dev, int op, int *uV)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int i;
451*4882a593Smuzhiyun int val;
452*4882a593Smuzhiyun struct pfuze100_regulator_platdata *plat = dev_get_platdata(dev);
453*4882a593Smuzhiyun struct pfuze100_regulator_desc *desc = plat->desc;
454*4882a593Smuzhiyun struct dm_regulator_uclass_platdata *uc_pdata =
455*4882a593Smuzhiyun dev_get_uclass_platdata(dev);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (op == PMIC_OP_GET) {
458*4882a593Smuzhiyun *uV = 0;
459*4882a593Smuzhiyun if (uc_pdata->type == REGULATOR_TYPE_FIXED) {
460*4882a593Smuzhiyun *uV = desc->voltage;
461*4882a593Smuzhiyun } else if (desc->volt_table) {
462*4882a593Smuzhiyun val = pmic_reg_read(dev->parent, desc->vsel_reg);
463*4882a593Smuzhiyun if (val < 0)
464*4882a593Smuzhiyun return val;
465*4882a593Smuzhiyun val &= desc->vsel_mask;
466*4882a593Smuzhiyun *uV = desc->volt_table[val];
467*4882a593Smuzhiyun } else {
468*4882a593Smuzhiyun if (uc_pdata->min_uV < 0) {
469*4882a593Smuzhiyun debug("Need to provide min_uV in dts.\n");
470*4882a593Smuzhiyun return -EINVAL;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun val = pmic_reg_read(dev->parent, desc->vsel_reg);
473*4882a593Smuzhiyun if (val < 0)
474*4882a593Smuzhiyun return val;
475*4882a593Smuzhiyun val &= desc->vsel_mask;
476*4882a593Smuzhiyun *uV = uc_pdata->min_uV + (int)val * desc->uV_step;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (uc_pdata->type == REGULATOR_TYPE_FIXED) {
483*4882a593Smuzhiyun debug("Set voltage for REGULATOR_TYPE_FIXED regulator\n");
484*4882a593Smuzhiyun return -EINVAL;
485*4882a593Smuzhiyun } else if (desc->volt_table) {
486*4882a593Smuzhiyun for (i = 0; i < desc->vsel_mask; i++) {
487*4882a593Smuzhiyun if (*uV == desc->volt_table[i])
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun if (i == desc->vsel_mask) {
491*4882a593Smuzhiyun debug("Unsupported voltage %u\n", *uV);
492*4882a593Smuzhiyun return -EINVAL;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return pmic_clrsetbits(dev->parent, desc->vsel_reg,
496*4882a593Smuzhiyun desc->vsel_mask, i);
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun if (uc_pdata->min_uV < 0) {
499*4882a593Smuzhiyun debug("Need to provide min_uV in dts.\n");
500*4882a593Smuzhiyun return -EINVAL;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun return pmic_clrsetbits(dev->parent, desc->vsel_reg,
503*4882a593Smuzhiyun desc->vsel_mask,
504*4882a593Smuzhiyun (*uV - uc_pdata->min_uV) / desc->uV_step);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
pfuze100_regulator_get_value(struct udevice * dev)510*4882a593Smuzhiyun static int pfuze100_regulator_get_value(struct udevice *dev)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun int uV;
513*4882a593Smuzhiyun int ret;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun ret = pfuze100_regulator_val(dev, PMIC_OP_GET, &uV);
516*4882a593Smuzhiyun if (ret)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return uV;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
pfuze100_regulator_set_value(struct udevice * dev,int uV)522*4882a593Smuzhiyun static int pfuze100_regulator_set_value(struct udevice *dev, int uV)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun return pfuze100_regulator_val(dev, PMIC_OP_SET, &uV);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
pfuze100_regulator_get_enable(struct udevice * dev)527*4882a593Smuzhiyun static int pfuze100_regulator_get_enable(struct udevice *dev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun int ret;
530*4882a593Smuzhiyun bool enable = false;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ret = pfuze100_regulator_enable(dev, PMIC_OP_GET, &enable);
533*4882a593Smuzhiyun if (ret)
534*4882a593Smuzhiyun return ret;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return enable;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
pfuze100_regulator_set_enable(struct udevice * dev,bool enable)539*4882a593Smuzhiyun static int pfuze100_regulator_set_enable(struct udevice *dev, bool enable)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun return pfuze100_regulator_enable(dev, PMIC_OP_SET, &enable);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
pfuze100_regulator_get_mode(struct udevice * dev)544*4882a593Smuzhiyun static int pfuze100_regulator_get_mode(struct udevice *dev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun int mode;
547*4882a593Smuzhiyun int ret;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun ret = pfuze100_regulator_mode(dev, PMIC_OP_GET, &mode);
550*4882a593Smuzhiyun if (ret)
551*4882a593Smuzhiyun return ret;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return mode;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
pfuze100_regulator_set_mode(struct udevice * dev,int mode)556*4882a593Smuzhiyun static int pfuze100_regulator_set_mode(struct udevice *dev, int mode)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun return pfuze100_regulator_mode(dev, PMIC_OP_SET, &mode);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const struct dm_regulator_ops pfuze100_regulator_ops = {
562*4882a593Smuzhiyun .get_value = pfuze100_regulator_get_value,
563*4882a593Smuzhiyun .set_value = pfuze100_regulator_set_value,
564*4882a593Smuzhiyun .get_enable = pfuze100_regulator_get_enable,
565*4882a593Smuzhiyun .set_enable = pfuze100_regulator_set_enable,
566*4882a593Smuzhiyun .get_mode = pfuze100_regulator_get_mode,
567*4882a593Smuzhiyun .set_mode = pfuze100_regulator_set_mode,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun U_BOOT_DRIVER(pfuze100_regulator) = {
571*4882a593Smuzhiyun .name = "pfuze100_regulator",
572*4882a593Smuzhiyun .id = UCLASS_REGULATOR,
573*4882a593Smuzhiyun .ops = &pfuze100_regulator_ops,
574*4882a593Smuzhiyun .probe = pfuze100_regulator_probe,
575*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct pfuze100_regulator_platdata),
576*4882a593Smuzhiyun };
577