xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/uniphier/pinctrl-uniphier-core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Socionext Inc.
3*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <dm/pinctrl.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "pinctrl-uniphier.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_PINMUX_BASE	0x1000
18*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_LOAD_PINMUX	0x1700
19*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_PUPDCTRL_BASE	0x1a00
20*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_IECTRL		0x1d00
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static const char *uniphier_pinctrl_dummy_name = "_dummy";
23*4882a593Smuzhiyun 
uniphier_pinctrl_get_groups_count(struct udevice * dev)24*4882a593Smuzhiyun static int uniphier_pinctrl_get_groups_count(struct udevice *dev)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	return priv->socdata->groups_count;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
uniphier_pinctrl_get_group_name(struct udevice * dev,unsigned selector)31*4882a593Smuzhiyun static const char *uniphier_pinctrl_get_group_name(struct udevice *dev,
32*4882a593Smuzhiyun 						   unsigned selector)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (!priv->socdata->groups[selector].name)
37*4882a593Smuzhiyun 		return uniphier_pinctrl_dummy_name;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return priv->socdata->groups[selector].name;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
uniphier_pinmux_get_functions_count(struct udevice * dev)42*4882a593Smuzhiyun static int uniphier_pinmux_get_functions_count(struct udevice *dev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return priv->socdata->functions_count;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
uniphier_pinmux_get_function_name(struct udevice * dev,unsigned selector)49*4882a593Smuzhiyun static const char *uniphier_pinmux_get_function_name(struct udevice *dev,
50*4882a593Smuzhiyun 						     unsigned selector)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (!priv->socdata->functions[selector])
55*4882a593Smuzhiyun 		return uniphier_pinctrl_dummy_name;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return priv->socdata->functions[selector];
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
uniphier_pinconf_input_enable_perpin(struct udevice * dev,unsigned int pin,int enable)60*4882a593Smuzhiyun static int uniphier_pinconf_input_enable_perpin(struct udevice *dev,
61*4882a593Smuzhiyun 						unsigned int pin, int enable)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
64*4882a593Smuzhiyun 	unsigned reg;
65*4882a593Smuzhiyun 	u32 mask, tmp;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	reg = UNIPHIER_PINCTRL_IECTRL + pin / 32 * 4;
68*4882a593Smuzhiyun 	mask = BIT(pin % 32);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tmp = readl(priv->base + reg);
71*4882a593Smuzhiyun 	if (enable)
72*4882a593Smuzhiyun 		tmp |= mask;
73*4882a593Smuzhiyun 	else
74*4882a593Smuzhiyun 		tmp &= ~mask;
75*4882a593Smuzhiyun 	writel(tmp, priv->base + reg);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
uniphier_pinconf_input_enable_legacy(struct udevice * dev,unsigned int pin,int enable)80*4882a593Smuzhiyun static int uniphier_pinconf_input_enable_legacy(struct udevice *dev,
81*4882a593Smuzhiyun 						unsigned int pin, int enable)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
84*4882a593Smuzhiyun 	int pins_count = priv->socdata->pins_count;
85*4882a593Smuzhiyun 	const struct uniphier_pinctrl_pin *pins = priv->socdata->pins;
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * Multiple pins share one input enable, per-pin disabling is
90*4882a593Smuzhiyun 	 * impossible.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 	if (!enable)
93*4882a593Smuzhiyun 		return -EINVAL;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	for (i = 0; i < pins_count; i++) {
96*4882a593Smuzhiyun 		if (pins[i].number == pin) {
97*4882a593Smuzhiyun 			unsigned int iectrl;
98*4882a593Smuzhiyun 			u32 tmp;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 			iectrl = uniphier_pin_get_iectrl(pins[i].data);
101*4882a593Smuzhiyun 			tmp = readl(priv->base + UNIPHIER_PINCTRL_IECTRL);
102*4882a593Smuzhiyun 			tmp |= 1 << iectrl;
103*4882a593Smuzhiyun 			writel(tmp, priv->base + UNIPHIER_PINCTRL_IECTRL);
104*4882a593Smuzhiyun 		}
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
uniphier_pinconf_input_enable(struct udevice * dev,unsigned int pin,int enable)110*4882a593Smuzhiyun static int uniphier_pinconf_input_enable(struct udevice *dev,
111*4882a593Smuzhiyun 					 unsigned int pin, int enable)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL)
116*4882a593Smuzhiyun 		return uniphier_pinconf_input_enable_perpin(dev, pin, enable);
117*4882a593Smuzhiyun 	else
118*4882a593Smuzhiyun 		return uniphier_pinconf_input_enable_legacy(dev, pin, enable);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(PINCONF)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct pinconf_param uniphier_pinconf_params[] = {
124*4882a593Smuzhiyun 	{ "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 },
125*4882a593Smuzhiyun 	{ "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, 1 },
126*4882a593Smuzhiyun 	{ "bias-pull-down", PIN_CONFIG_BIAS_PULL_DOWN, 1 },
127*4882a593Smuzhiyun 	{ "bias-pull-pin-default", PIN_CONFIG_BIAS_PULL_PIN_DEFAULT, 1 },
128*4882a593Smuzhiyun 	{ "input-enable", PIN_CONFIG_INPUT_ENABLE, 1 },
129*4882a593Smuzhiyun 	{ "input-disable", PIN_CONFIG_INPUT_ENABLE, 0 },
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
uniphier_pinconf_bias_set(struct udevice * dev,unsigned int pin,unsigned int param,unsigned int arg)132*4882a593Smuzhiyun static int uniphier_pinconf_bias_set(struct udevice *dev, unsigned int pin,
133*4882a593Smuzhiyun 				     unsigned int param, unsigned int arg)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
136*4882a593Smuzhiyun 	unsigned int enable = 1;
137*4882a593Smuzhiyun 	unsigned int reg;
138*4882a593Smuzhiyun 	u32 mask, tmp;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (!(priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PUPD_SIMPLE))
141*4882a593Smuzhiyun 		return -ENOTSUPP;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	switch (param) {
144*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
145*4882a593Smuzhiyun 		enable = 0;
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
148*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
149*4882a593Smuzhiyun 		if (arg == 0)	/* total bias is not supported */
150*4882a593Smuzhiyun 			return -EINVAL;
151*4882a593Smuzhiyun 		break;
152*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
153*4882a593Smuzhiyun 		if (arg == 0)	/* configuration ignored */
154*4882a593Smuzhiyun 			return 0;
155*4882a593Smuzhiyun 	default:
156*4882a593Smuzhiyun 		BUG();
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	reg = UNIPHIER_PINCTRL_PUPDCTRL_BASE + pin / 32 * 4;
160*4882a593Smuzhiyun 	mask = BIT(pin % 32);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	tmp = readl(priv->base + reg);
163*4882a593Smuzhiyun 	if (enable)
164*4882a593Smuzhiyun 		tmp |= mask;
165*4882a593Smuzhiyun 	else
166*4882a593Smuzhiyun 		tmp &= ~mask;
167*4882a593Smuzhiyun 	writel(tmp, priv->base + reg);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
uniphier_pinconf_set_one(struct udevice * dev,unsigned int pin,unsigned int param,unsigned int arg)172*4882a593Smuzhiyun static int uniphier_pinconf_set_one(struct udevice *dev, unsigned int pin,
173*4882a593Smuzhiyun 				    unsigned int param, unsigned int arg)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	switch (param) {
178*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
179*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
180*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
181*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
182*4882a593Smuzhiyun 		ret = uniphier_pinconf_bias_set(dev, pin, param, arg);
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
185*4882a593Smuzhiyun 		ret = uniphier_pinconf_input_enable(dev, pin, arg);
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	default:
188*4882a593Smuzhiyun 		printf("unsupported configuration parameter %u\n", param);
189*4882a593Smuzhiyun 		return -EINVAL;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
uniphier_pinconf_group_set(struct udevice * dev,unsigned int group_selector,unsigned int param,unsigned int arg)195*4882a593Smuzhiyun static int uniphier_pinconf_group_set(struct udevice *dev,
196*4882a593Smuzhiyun 				      unsigned int group_selector,
197*4882a593Smuzhiyun 				      unsigned int param, unsigned int arg)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
200*4882a593Smuzhiyun 	const struct uniphier_pinctrl_group *grp =
201*4882a593Smuzhiyun 					&priv->socdata->groups[group_selector];
202*4882a593Smuzhiyun 	int i, ret;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	for (i = 0; i < grp->num_pins; i++) {
205*4882a593Smuzhiyun 		ret = uniphier_pinconf_set_one(dev, grp->pins[i], param, arg);
206*4882a593Smuzhiyun 		if (ret)
207*4882a593Smuzhiyun 			return ret;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(PINCONF) */
214*4882a593Smuzhiyun 
uniphier_pinmux_set_one(struct udevice * dev,unsigned pin,int muxval)215*4882a593Smuzhiyun static void uniphier_pinmux_set_one(struct udevice *dev, unsigned pin,
216*4882a593Smuzhiyun 				    int muxval)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
219*4882a593Smuzhiyun 	unsigned reg, reg_end, shift, mask;
220*4882a593Smuzhiyun 	unsigned mux_bits = 8;
221*4882a593Smuzhiyun 	unsigned reg_stride = 4;
222*4882a593Smuzhiyun 	bool load_pinctrl = false;
223*4882a593Smuzhiyun 	u32 tmp;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* some pins need input-enabling */
226*4882a593Smuzhiyun 	uniphier_pinconf_input_enable(dev, pin, 1);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (muxval < 0)
229*4882a593Smuzhiyun 		return;		/* dedicated pin; nothing to do for pin-mux */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_MUX_4BIT)
232*4882a593Smuzhiyun 		mux_bits = 4;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_DBGMUX_SEPARATE) {
235*4882a593Smuzhiyun 		/*
236*4882a593Smuzhiyun 		 *  Mode       offset        bit
237*4882a593Smuzhiyun 		 *  Normal     4 * n     shift+3:shift
238*4882a593Smuzhiyun 		 *  Debug      4 * n     shift+7:shift+4
239*4882a593Smuzhiyun 		 */
240*4882a593Smuzhiyun 		mux_bits /= 2;
241*4882a593Smuzhiyun 		reg_stride = 8;
242*4882a593Smuzhiyun 		load_pinctrl = true;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	reg = UNIPHIER_PINCTRL_PINMUX_BASE + pin * mux_bits / 32 * reg_stride;
246*4882a593Smuzhiyun 	reg_end = reg + reg_stride;
247*4882a593Smuzhiyun 	shift = pin * mux_bits % 32;
248*4882a593Smuzhiyun 	mask = (1U << mux_bits) - 1;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/*
251*4882a593Smuzhiyun 	 * If reg_stride is greater than 4, the MSB of each pinsel shall be
252*4882a593Smuzhiyun 	 * stored in the offset+4.
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	for (; reg < reg_end; reg += 4) {
255*4882a593Smuzhiyun 		tmp = readl(priv->base + reg);
256*4882a593Smuzhiyun 		tmp &= ~(mask << shift);
257*4882a593Smuzhiyun 		tmp |= (mask & muxval) << shift;
258*4882a593Smuzhiyun 		writel(tmp, priv->base + reg);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		muxval >>= mux_bits;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (load_pinctrl)
264*4882a593Smuzhiyun 		writel(1, priv->base + UNIPHIER_PINCTRL_LOAD_PINMUX);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
uniphier_pinmux_group_set(struct udevice * dev,unsigned group_selector,unsigned func_selector)267*4882a593Smuzhiyun static int uniphier_pinmux_group_set(struct udevice *dev,
268*4882a593Smuzhiyun 				     unsigned group_selector,
269*4882a593Smuzhiyun 				     unsigned func_selector)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
272*4882a593Smuzhiyun 	const struct uniphier_pinctrl_group *grp =
273*4882a593Smuzhiyun 					&priv->socdata->groups[group_selector];
274*4882a593Smuzhiyun 	int i;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	for (i = 0; i < grp->num_pins; i++)
277*4882a593Smuzhiyun 		uniphier_pinmux_set_one(dev, grp->pins[i], grp->muxvals[i]);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun const struct pinctrl_ops uniphier_pinctrl_ops = {
283*4882a593Smuzhiyun 	.get_groups_count = uniphier_pinctrl_get_groups_count,
284*4882a593Smuzhiyun 	.get_group_name = uniphier_pinctrl_get_group_name,
285*4882a593Smuzhiyun 	.get_functions_count = uniphier_pinmux_get_functions_count,
286*4882a593Smuzhiyun 	.get_function_name = uniphier_pinmux_get_function_name,
287*4882a593Smuzhiyun 	.pinmux_group_set = uniphier_pinmux_group_set,
288*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(PINCONF)
289*4882a593Smuzhiyun 	.pinconf_num_params = ARRAY_SIZE(uniphier_pinconf_params),
290*4882a593Smuzhiyun 	.pinconf_params = uniphier_pinconf_params,
291*4882a593Smuzhiyun 	.pinconf_group_set = uniphier_pinconf_group_set,
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun 	.set_state = pinctrl_generic_set_state,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
uniphier_pinctrl_probe(struct udevice * dev,struct uniphier_pinctrl_socdata * socdata)296*4882a593Smuzhiyun int uniphier_pinctrl_probe(struct udevice *dev,
297*4882a593Smuzhiyun 			   struct uniphier_pinctrl_socdata *socdata)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
300*4882a593Smuzhiyun 	fdt_addr_t addr;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev->parent);
303*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
304*4882a593Smuzhiyun 		return -EINVAL;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	priv->base = devm_ioremap(dev, addr, SZ_4K);
307*4882a593Smuzhiyun 	if (!priv->base)
308*4882a593Smuzhiyun 		return -ENOMEM;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	priv->socdata = socdata;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314