1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static struct rockchip_mux_recalced_data rv1108_mux_recalced_data[] = {
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun .num = 1,
17*4882a593Smuzhiyun .pin = 0,
18*4882a593Smuzhiyun .reg = 0x418,
19*4882a593Smuzhiyun .bit = 0,
20*4882a593Smuzhiyun .mask = 0x3
21*4882a593Smuzhiyun }, {
22*4882a593Smuzhiyun .num = 1,
23*4882a593Smuzhiyun .pin = 1,
24*4882a593Smuzhiyun .reg = 0x418,
25*4882a593Smuzhiyun .bit = 2,
26*4882a593Smuzhiyun .mask = 0x3
27*4882a593Smuzhiyun }, {
28*4882a593Smuzhiyun .num = 1,
29*4882a593Smuzhiyun .pin = 2,
30*4882a593Smuzhiyun .reg = 0x418,
31*4882a593Smuzhiyun .bit = 4,
32*4882a593Smuzhiyun .mask = 0x3
33*4882a593Smuzhiyun }, {
34*4882a593Smuzhiyun .num = 1,
35*4882a593Smuzhiyun .pin = 3,
36*4882a593Smuzhiyun .reg = 0x418,
37*4882a593Smuzhiyun .bit = 6,
38*4882a593Smuzhiyun .mask = 0x3
39*4882a593Smuzhiyun }, {
40*4882a593Smuzhiyun .num = 1,
41*4882a593Smuzhiyun .pin = 4,
42*4882a593Smuzhiyun .reg = 0x418,
43*4882a593Smuzhiyun .bit = 8,
44*4882a593Smuzhiyun .mask = 0x3
45*4882a593Smuzhiyun }, {
46*4882a593Smuzhiyun .num = 1,
47*4882a593Smuzhiyun .pin = 5,
48*4882a593Smuzhiyun .reg = 0x418,
49*4882a593Smuzhiyun .bit = 10,
50*4882a593Smuzhiyun .mask = 0x3
51*4882a593Smuzhiyun }, {
52*4882a593Smuzhiyun .num = 1,
53*4882a593Smuzhiyun .pin = 6,
54*4882a593Smuzhiyun .reg = 0x418,
55*4882a593Smuzhiyun .bit = 12,
56*4882a593Smuzhiyun .mask = 0x3
57*4882a593Smuzhiyun }, {
58*4882a593Smuzhiyun .num = 1,
59*4882a593Smuzhiyun .pin = 7,
60*4882a593Smuzhiyun .reg = 0x418,
61*4882a593Smuzhiyun .bit = 14,
62*4882a593Smuzhiyun .mask = 0x3
63*4882a593Smuzhiyun }, {
64*4882a593Smuzhiyun .num = 1,
65*4882a593Smuzhiyun .pin = 8,
66*4882a593Smuzhiyun .reg = 0x41c,
67*4882a593Smuzhiyun .bit = 0,
68*4882a593Smuzhiyun .mask = 0x3
69*4882a593Smuzhiyun }, {
70*4882a593Smuzhiyun .num = 1,
71*4882a593Smuzhiyun .pin = 9,
72*4882a593Smuzhiyun .reg = 0x41c,
73*4882a593Smuzhiyun .bit = 2,
74*4882a593Smuzhiyun .mask = 0x3
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
rv1108_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)78*4882a593Smuzhiyun static int rv1108_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
81*4882a593Smuzhiyun int iomux_num = (pin / 8);
82*4882a593Smuzhiyun struct regmap *regmap;
83*4882a593Smuzhiyun int reg, ret, mask, mux_type;
84*4882a593Smuzhiyun u8 bit;
85*4882a593Smuzhiyun u32 data;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
88*4882a593Smuzhiyun ? priv->regmap_pmu : priv->regmap_base;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* get basic quadrupel of mux registers and the correct reg inside */
91*4882a593Smuzhiyun mux_type = bank->iomux[iomux_num].type;
92*4882a593Smuzhiyun reg = bank->iomux[iomux_num].offset;
93*4882a593Smuzhiyun reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (bank->recalced_mask & BIT(pin))
96*4882a593Smuzhiyun rockchip_get_recalced_mux(bank, pin, ®, &bit, &mask);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun data = (mask << (bit + 16));
99*4882a593Smuzhiyun data |= (mux & mask) << bit;
100*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define RV1108_PULL_PMU_OFFSET 0x10
106*4882a593Smuzhiyun #define RV1108_PULL_OFFSET 0x110
107*4882a593Smuzhiyun
rv1108_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)108*4882a593Smuzhiyun static void rv1108_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
109*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
110*4882a593Smuzhiyun int *reg, u8 *bit)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* The first 24 pins of the first bank are located in PMU */
115*4882a593Smuzhiyun if (bank->bank_num == 0) {
116*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
117*4882a593Smuzhiyun *reg = RV1108_PULL_PMU_OFFSET;
118*4882a593Smuzhiyun } else {
119*4882a593Smuzhiyun *reg = RV1108_PULL_OFFSET;
120*4882a593Smuzhiyun *regmap = priv->regmap_base;
121*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
122*4882a593Smuzhiyun *reg -= 0x10;
123*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
127*4882a593Smuzhiyun *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
128*4882a593Smuzhiyun *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
rv1108_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)131*4882a593Smuzhiyun static int rv1108_set_pull(struct rockchip_pin_bank *bank,
132*4882a593Smuzhiyun int pin_num, int pull)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct regmap *regmap;
135*4882a593Smuzhiyun int reg, ret;
136*4882a593Smuzhiyun u8 bit, type;
137*4882a593Smuzhiyun u32 data;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
140*4882a593Smuzhiyun return -ENOTSUPP;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun rv1108_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
143*4882a593Smuzhiyun type = bank->pull_type[pin_num / 8];
144*4882a593Smuzhiyun ret = rockchip_translate_pull_value(type, pull);
145*4882a593Smuzhiyun if (ret < 0) {
146*4882a593Smuzhiyun debug("unsupported pull setting %d\n", pull);
147*4882a593Smuzhiyun return ret;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
151*4882a593Smuzhiyun data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun data |= (ret << bit);
154*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define RV1108_DRV_PMU_OFFSET 0x20
160*4882a593Smuzhiyun #define RV1108_DRV_GRF_OFFSET 0x210
161*4882a593Smuzhiyun
rv1108_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)162*4882a593Smuzhiyun static void rv1108_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
163*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
164*4882a593Smuzhiyun int *reg, u8 *bit)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* The first 24 pins of the first bank are located in PMU */
169*4882a593Smuzhiyun if (bank->bank_num == 0) {
170*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
171*4882a593Smuzhiyun *reg = RV1108_DRV_PMU_OFFSET;
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun *regmap = priv->regmap_base;
174*4882a593Smuzhiyun *reg = RV1108_DRV_GRF_OFFSET;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
177*4882a593Smuzhiyun *reg -= 0x10;
178*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
182*4882a593Smuzhiyun *bit = pin_num % ROCKCHIP_DRV_PINS_PER_REG;
183*4882a593Smuzhiyun *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
rv1108_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)186*4882a593Smuzhiyun static int rv1108_set_drive(struct rockchip_pin_bank *bank,
187*4882a593Smuzhiyun int pin_num, int strength)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct regmap *regmap;
190*4882a593Smuzhiyun int reg, ret;
191*4882a593Smuzhiyun u32 data;
192*4882a593Smuzhiyun u8 bit;
193*4882a593Smuzhiyun int type = bank->drv[pin_num / 8].drv_type;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun rv1108_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
196*4882a593Smuzhiyun ret = rockchip_translate_drive_value(type, strength);
197*4882a593Smuzhiyun if (ret < 0) {
198*4882a593Smuzhiyun debug("unsupported driver strength %d\n", strength);
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
203*4882a593Smuzhiyun data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun data |= (ret << bit);
206*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define RV1108_SCHMITT_PMU_OFFSET 0x30
211*4882a593Smuzhiyun #define RV1108_SCHMITT_GRF_OFFSET 0x388
212*4882a593Smuzhiyun #define RV1108_SCHMITT_BANK_STRIDE 8
213*4882a593Smuzhiyun #define RV1108_SCHMITT_PINS_PER_GRF_REG 16
214*4882a593Smuzhiyun #define RV1108_SCHMITT_PINS_PER_PMU_REG 8
215*4882a593Smuzhiyun
rv1108_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)216*4882a593Smuzhiyun static int rv1108_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
217*4882a593Smuzhiyun int pin_num,
218*4882a593Smuzhiyun struct regmap **regmap,
219*4882a593Smuzhiyun int *reg, u8 *bit)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
222*4882a593Smuzhiyun int pins_per_reg;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (bank->bank_num == 0) {
225*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
226*4882a593Smuzhiyun *reg = RV1108_SCHMITT_PMU_OFFSET;
227*4882a593Smuzhiyun pins_per_reg = RV1108_SCHMITT_PINS_PER_PMU_REG;
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun *regmap = priv->regmap_base;
230*4882a593Smuzhiyun *reg = RV1108_SCHMITT_GRF_OFFSET;
231*4882a593Smuzhiyun pins_per_reg = RV1108_SCHMITT_PINS_PER_GRF_REG;
232*4882a593Smuzhiyun *reg += (bank->bank_num - 1) * RV1108_SCHMITT_BANK_STRIDE;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun *reg += ((pin_num / pins_per_reg) * 4);
235*4882a593Smuzhiyun *bit = pin_num % pins_per_reg;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
rv1108_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)240*4882a593Smuzhiyun static int rv1108_set_schmitt(struct rockchip_pin_bank *bank,
241*4882a593Smuzhiyun int pin_num, int enable)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct regmap *regmap;
244*4882a593Smuzhiyun int reg;
245*4882a593Smuzhiyun u8 bit;
246*4882a593Smuzhiyun u32 data;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun rv1108_calc_schmitt_reg_and_bit(bank, pin_num, ®map, ®, &bit);
249*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
250*4882a593Smuzhiyun data = BIT(bit + 16) | (enable << bit);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return regmap_write(regmap, reg, data);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static struct rockchip_pin_bank rv1108_pin_banks[] = {
256*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
257*4882a593Smuzhiyun IOMUX_SOURCE_PMU,
258*4882a593Smuzhiyun IOMUX_SOURCE_PMU,
259*4882a593Smuzhiyun IOMUX_SOURCE_PMU),
260*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", 0, 0, 0, 0),
261*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, 0),
262*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, 0),
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct rockchip_pin_ctrl rv1108_pin_ctrl = {
266*4882a593Smuzhiyun .pin_banks = rv1108_pin_banks,
267*4882a593Smuzhiyun .nr_banks = ARRAY_SIZE(rv1108_pin_banks),
268*4882a593Smuzhiyun .grf_mux_offset = 0x10,
269*4882a593Smuzhiyun .pmu_mux_offset = 0x0,
270*4882a593Smuzhiyun .iomux_recalced = rv1108_mux_recalced_data,
271*4882a593Smuzhiyun .niomux_recalced = ARRAY_SIZE(rv1108_mux_recalced_data),
272*4882a593Smuzhiyun .set_mux = rv1108_set_mux,
273*4882a593Smuzhiyun .set_pull = rv1108_set_pull,
274*4882a593Smuzhiyun .set_drive = rv1108_set_drive,
275*4882a593Smuzhiyun .set_schmitt = rv1108_set_schmitt,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const struct udevice_id rv1108_pinctrl_ids[] = {
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun .compatible = "rockchip,rv1108-pinctrl",
281*4882a593Smuzhiyun .data = (ulong)&rv1108_pin_ctrl
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun { }
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rv1108) = {
287*4882a593Smuzhiyun .name = "pinctrl_rv1108",
288*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
289*4882a593Smuzhiyun .of_match = rv1108_pinctrl_ids,
290*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
291*4882a593Smuzhiyun .ops = &rockchip_pinctrl_ops,
292*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
293*4882a593Smuzhiyun .bind = dm_scan_fdt_dev,
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun .probe = rockchip_pinctrl_probe,
296*4882a593Smuzhiyun };
297