xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/rockchip/pinctrl-rv1106.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2022 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun 
rv1106_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)14*4882a593Smuzhiyun static int rv1106_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
17*4882a593Smuzhiyun 	int iomux_num = (pin / 8);
18*4882a593Smuzhiyun 	struct regmap *regmap;
19*4882a593Smuzhiyun 	int reg, ret, mask;
20*4882a593Smuzhiyun 	u8 bit;
21*4882a593Smuzhiyun 	u32 data;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	debug("setting mux of GPIO%d-%d to %d\n", bank->bank_num, pin, mux);
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	if (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
26*4882a593Smuzhiyun 		regmap = priv->regmap_pmu;
27*4882a593Smuzhiyun 	else
28*4882a593Smuzhiyun 		regmap = priv->regmap_base;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	reg = bank->iomux[iomux_num].offset;
31*4882a593Smuzhiyun 	if ((pin % 8) >= 4)
32*4882a593Smuzhiyun 		reg += 0x4;
33*4882a593Smuzhiyun 	bit = (pin % 4) * 4;
34*4882a593Smuzhiyun 	mask = 0xf;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	data = (mask << (bit + 16));
37*4882a593Smuzhiyun 	data |= (mux & mask) << bit;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	debug("iomux write reg = %x data = %x\n", reg, data);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	return ret;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define RV1106_DRV_BITS_PER_PIN		8
47*4882a593Smuzhiyun #define RV1106_DRV_PINS_PER_REG		2
48*4882a593Smuzhiyun #define RV1106_DRV_GPIO0_OFFSET		0x10
49*4882a593Smuzhiyun #define RV1106_DRV_GPIO1_OFFSET		0x80
50*4882a593Smuzhiyun #define RV1106_DRV_GPIO2_OFFSET		0x100C0
51*4882a593Smuzhiyun #define RV1106_DRV_GPIO3_OFFSET		0x20100
52*4882a593Smuzhiyun #define RV1106_DRV_GPIO4_OFFSET		0x30020
53*4882a593Smuzhiyun 
rv1106_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)54*4882a593Smuzhiyun static void rv1106_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
55*4882a593Smuzhiyun 					int pin_num, struct regmap **regmap,
56*4882a593Smuzhiyun 					int *reg, u8 *bit)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* GPIO0_IOC is located in PMU */
61*4882a593Smuzhiyun 	switch (bank->bank_num) {
62*4882a593Smuzhiyun 	case 0:
63*4882a593Smuzhiyun 		*regmap = priv->regmap_pmu;
64*4882a593Smuzhiyun 		*reg = RV1106_DRV_GPIO0_OFFSET;
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	case 1:
68*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
69*4882a593Smuzhiyun 		*reg = RV1106_DRV_GPIO1_OFFSET;
70*4882a593Smuzhiyun 		break;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	case 2:
73*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
74*4882a593Smuzhiyun 		*reg = RV1106_DRV_GPIO2_OFFSET;
75*4882a593Smuzhiyun 		break;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	case 3:
78*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
79*4882a593Smuzhiyun 		*reg = RV1106_DRV_GPIO3_OFFSET;
80*4882a593Smuzhiyun 		break;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	case 4:
83*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
84*4882a593Smuzhiyun 		*reg = RV1106_DRV_GPIO4_OFFSET;
85*4882a593Smuzhiyun 		break;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	default:
88*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
89*4882a593Smuzhiyun 		*reg = 0;
90*4882a593Smuzhiyun 		dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	*reg += ((pin_num / RV1106_DRV_PINS_PER_REG) * 4);
95*4882a593Smuzhiyun 	*bit = pin_num % RV1106_DRV_PINS_PER_REG;
96*4882a593Smuzhiyun 	*bit *= RV1106_DRV_BITS_PER_PIN;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
rv1106_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)99*4882a593Smuzhiyun static int rv1106_set_drive(struct rockchip_pin_bank *bank,
100*4882a593Smuzhiyun 			    int pin_num, int strength)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct regmap *regmap;
103*4882a593Smuzhiyun 	int reg, ret;
104*4882a593Smuzhiyun 	u32 data;
105*4882a593Smuzhiyun 	u8 bit;
106*4882a593Smuzhiyun 	int drv = (1 << (strength + 1)) - 1;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	rv1106_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
111*4882a593Smuzhiyun 	data = ((1 << RV1106_DRV_BITS_PER_PIN) - 1) << (bit + 16);
112*4882a593Smuzhiyun 	data |= (drv << bit);
113*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define RV1106_PULL_BITS_PER_PIN		2
119*4882a593Smuzhiyun #define RV1106_PULL_PINS_PER_REG		8
120*4882a593Smuzhiyun #define RV1106_PULL_GPIO0_OFFSET		0x38
121*4882a593Smuzhiyun #define RV1106_PULL_GPIO1_OFFSET		0x1C0
122*4882a593Smuzhiyun #define RV1106_PULL_GPIO2_OFFSET		0x101D0
123*4882a593Smuzhiyun #define RV1106_PULL_GPIO3_OFFSET		0x201E0
124*4882a593Smuzhiyun #define RV1106_PULL_GPIO4_OFFSET		0x30070
125*4882a593Smuzhiyun 
rv1106_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)126*4882a593Smuzhiyun static void rv1106_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
127*4882a593Smuzhiyun 					 int pin_num, struct regmap **regmap,
128*4882a593Smuzhiyun 					 int *reg, u8 *bit)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* GPIO0_IOC is located in PMU */
133*4882a593Smuzhiyun 	switch (bank->bank_num) {
134*4882a593Smuzhiyun 	case 0:
135*4882a593Smuzhiyun 		*regmap = priv->regmap_pmu;
136*4882a593Smuzhiyun 		*reg = RV1106_PULL_GPIO0_OFFSET;
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	case 1:
140*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
141*4882a593Smuzhiyun 		*reg = RV1106_PULL_GPIO1_OFFSET;
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	case 2:
145*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
146*4882a593Smuzhiyun 		*reg = RV1106_PULL_GPIO2_OFFSET;
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	case 3:
150*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
151*4882a593Smuzhiyun 		*reg = RV1106_PULL_GPIO3_OFFSET;
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	case 4:
155*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
156*4882a593Smuzhiyun 		*reg = RV1106_PULL_GPIO4_OFFSET;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	default:
160*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
161*4882a593Smuzhiyun 		*reg = 0;
162*4882a593Smuzhiyun 		dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	*reg += ((pin_num / RV1106_PULL_PINS_PER_REG) * 4);
167*4882a593Smuzhiyun 	*bit = pin_num % RV1106_PULL_PINS_PER_REG;
168*4882a593Smuzhiyun 	*bit *= RV1106_PULL_BITS_PER_PIN;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
rv1106_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)171*4882a593Smuzhiyun static int rv1106_set_pull(struct rockchip_pin_bank *bank,
172*4882a593Smuzhiyun 			   int pin_num, int pull)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct regmap *regmap;
175*4882a593Smuzhiyun 	int reg, ret;
176*4882a593Smuzhiyun 	u8 bit, type;
177*4882a593Smuzhiyun 	u32 data;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
180*4882a593Smuzhiyun 		return -ENOTSUPP;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	rv1106_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
183*4882a593Smuzhiyun 	type = bank->pull_type[pin_num / 8];
184*4882a593Smuzhiyun 	ret = rockchip_translate_pull_value(type, pull);
185*4882a593Smuzhiyun 	if (ret < 0) {
186*4882a593Smuzhiyun 		debug("unsupported pull setting %d\n", pull);
187*4882a593Smuzhiyun 		return ret;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
191*4882a593Smuzhiyun 	data = ((1 << RV1106_PULL_BITS_PER_PIN) - 1) << (bit + 16);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	data |= (ret << bit);
194*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define RV1106_SMT_BITS_PER_PIN		1
200*4882a593Smuzhiyun #define RV1106_SMT_PINS_PER_REG		8
201*4882a593Smuzhiyun #define RV1106_SMT_GPIO0_OFFSET		0x40
202*4882a593Smuzhiyun #define RV1106_SMT_GPIO1_OFFSET		0x280
203*4882a593Smuzhiyun #define RV1106_SMT_GPIO2_OFFSET		0x10290
204*4882a593Smuzhiyun #define RV1106_SMT_GPIO3_OFFSET		0x202A0
205*4882a593Smuzhiyun #define RV1106_SMT_GPIO4_OFFSET		0x300A0
206*4882a593Smuzhiyun 
rv1106_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)207*4882a593Smuzhiyun static int rv1106_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
208*4882a593Smuzhiyun 					   int pin_num,
209*4882a593Smuzhiyun 					   struct regmap **regmap,
210*4882a593Smuzhiyun 					   int *reg, u8 *bit)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* GPIO0_IOC is located in PMU */
215*4882a593Smuzhiyun 	switch (bank->bank_num) {
216*4882a593Smuzhiyun 	case 0:
217*4882a593Smuzhiyun 		*regmap = priv->regmap_pmu;
218*4882a593Smuzhiyun 		*reg = RV1106_SMT_GPIO0_OFFSET;
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	case 1:
222*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
223*4882a593Smuzhiyun 		*reg = RV1106_SMT_GPIO1_OFFSET;
224*4882a593Smuzhiyun 		break;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	case 2:
227*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
228*4882a593Smuzhiyun 		*reg = RV1106_SMT_GPIO2_OFFSET;
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	case 3:
232*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
233*4882a593Smuzhiyun 		*reg = RV1106_SMT_GPIO3_OFFSET;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	case 4:
237*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
238*4882a593Smuzhiyun 		*reg = RV1106_SMT_GPIO4_OFFSET;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	default:
242*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
243*4882a593Smuzhiyun 		*reg = 0;
244*4882a593Smuzhiyun 		dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
245*4882a593Smuzhiyun 		break;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	*reg += ((pin_num / RV1106_SMT_PINS_PER_REG) * 4);
249*4882a593Smuzhiyun 	*bit = pin_num % RV1106_SMT_PINS_PER_REG;
250*4882a593Smuzhiyun 	*bit *= RV1106_SMT_BITS_PER_PIN;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
rv1106_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)255*4882a593Smuzhiyun static int rv1106_set_schmitt(struct rockchip_pin_bank *bank,
256*4882a593Smuzhiyun 			      int pin_num, int enable)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct regmap *regmap;
259*4882a593Smuzhiyun 	int reg, ret;
260*4882a593Smuzhiyun 	u32 data;
261*4882a593Smuzhiyun 	u8 bit;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	rv1106_calc_schmitt_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
266*4882a593Smuzhiyun 	data = ((1 << RV1106_SMT_BITS_PER_PIN) - 1) << (bit + 16);
267*4882a593Smuzhiyun 	data |= (enable << bit);
268*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static struct rockchip_pin_bank rv1106_pin_banks[] = {
274*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0",
275*4882a593Smuzhiyun 			     IOMUX_WIDTH_4BIT | IOMUX_SOURCE_PMU,
276*4882a593Smuzhiyun 			     IOMUX_WIDTH_4BIT | IOMUX_SOURCE_PMU,
277*4882a593Smuzhiyun 			     IOMUX_WIDTH_4BIT | IOMUX_SOURCE_PMU,
278*4882a593Smuzhiyun 			     IOMUX_WIDTH_4BIT | IOMUX_SOURCE_PMU),
279*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS_OFFSET(1, 32, "gpio1",
280*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
281*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
282*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
283*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
284*4882a593Smuzhiyun 				    0, 0x08, 0x10, 0x18),
285*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS_OFFSET(2, 32, "gpio2",
286*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
287*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
288*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
289*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
290*4882a593Smuzhiyun 				    0x10020, 0x10028, 0, 0),
291*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS_OFFSET(3, 32, "gpio3",
292*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
293*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
294*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
295*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
296*4882a593Smuzhiyun 				    0x20040, 0x20048, 0x20050, 0x20058),
297*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS_OFFSET(4, 24, "gpio4",
298*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
299*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
300*4882a593Smuzhiyun 				    IOMUX_WIDTH_4BIT,
301*4882a593Smuzhiyun 				    0,
302*4882a593Smuzhiyun 				    0x30000, 0x30008, 0x30010, 0),
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static const struct rockchip_pin_ctrl rv1106_pin_ctrl = {
306*4882a593Smuzhiyun 	.pin_banks		= rv1106_pin_banks,
307*4882a593Smuzhiyun 	.nr_banks		= ARRAY_SIZE(rv1106_pin_banks),
308*4882a593Smuzhiyun 	.nr_pins		= 152,
309*4882a593Smuzhiyun 	.grf_mux_offset		= 0x0,
310*4882a593Smuzhiyun 	.pmu_mux_offset		= 0x0,
311*4882a593Smuzhiyun 	.set_mux		= rv1106_set_mux,
312*4882a593Smuzhiyun 	.set_pull		= rv1106_set_pull,
313*4882a593Smuzhiyun 	.set_drive		= rv1106_set_drive,
314*4882a593Smuzhiyun 	.set_schmitt		= rv1106_set_schmitt,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const struct udevice_id rv1106_pinctrl_ids[] = {
318*4882a593Smuzhiyun 	{
319*4882a593Smuzhiyun 		.compatible = "rockchip,rv1106-pinctrl",
320*4882a593Smuzhiyun 		.data = (ulong)&rv1106_pin_ctrl
321*4882a593Smuzhiyun 	},
322*4882a593Smuzhiyun 	{ }
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rv1106) = {
326*4882a593Smuzhiyun 	.name		= "rockchip_rv1106_pinctrl",
327*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
328*4882a593Smuzhiyun 	.of_match	= rv1106_pinctrl_ids,
329*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
330*4882a593Smuzhiyun 	.ops		= &rockchip_pinctrl_ops,
331*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
332*4882a593Smuzhiyun 	.bind		= dm_scan_fdt_dev,
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun 	.probe		= rockchip_pinctrl_probe,
335*4882a593Smuzhiyun };
336