1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2022 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun
rk3528_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)14*4882a593Smuzhiyun static int rk3528_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
17*4882a593Smuzhiyun int iomux_num = (pin / 8);
18*4882a593Smuzhiyun struct regmap *regmap;
19*4882a593Smuzhiyun int reg, ret, mask;
20*4882a593Smuzhiyun u8 bit;
21*4882a593Smuzhiyun u32 data;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun debug("setting mux of GPIO%d-%d to %d\n", bank->bank_num, pin, mux);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun regmap = priv->regmap_base;
26*4882a593Smuzhiyun reg = bank->iomux[iomux_num].offset;
27*4882a593Smuzhiyun if ((pin % 8) >= 4)
28*4882a593Smuzhiyun reg += 0x4;
29*4882a593Smuzhiyun bit = (pin % 4) * 4;
30*4882a593Smuzhiyun mask = 0xf;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun data = (mask << (bit + 16));
33*4882a593Smuzhiyun data |= (mux & mask) << bit;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun debug("iomux write reg = %x data = %x\n", reg, data);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun return ret;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define RK3528_DRV_BITS_PER_PIN 8
43*4882a593Smuzhiyun #define RK3528_DRV_PINS_PER_REG 2
44*4882a593Smuzhiyun #define RK3528_DRV_GPIO0_OFFSET 0x100
45*4882a593Smuzhiyun #define RK3528_DRV_GPIO1_OFFSET 0x20120
46*4882a593Smuzhiyun #define RK3528_DRV_GPIO2_OFFSET 0x30160
47*4882a593Smuzhiyun #define RK3528_DRV_GPIO3_OFFSET 0x20190
48*4882a593Smuzhiyun #define RK3528_DRV_GPIO4_OFFSET 0x101C0
49*4882a593Smuzhiyun
rk3528_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)50*4882a593Smuzhiyun static void rk3528_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
51*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
52*4882a593Smuzhiyun int *reg, u8 *bit)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun *regmap = priv->regmap_base;
57*4882a593Smuzhiyun switch (bank->bank_num) {
58*4882a593Smuzhiyun case 0:
59*4882a593Smuzhiyun *reg = RK3528_DRV_GPIO0_OFFSET;
60*4882a593Smuzhiyun break;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun case 1:
63*4882a593Smuzhiyun *reg = RK3528_DRV_GPIO1_OFFSET;
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun case 2:
67*4882a593Smuzhiyun *reg = RK3528_DRV_GPIO2_OFFSET;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun case 3:
71*4882a593Smuzhiyun *reg = RK3528_DRV_GPIO3_OFFSET;
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun case 4:
75*4882a593Smuzhiyun *reg = RK3528_DRV_GPIO4_OFFSET;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun default:
79*4882a593Smuzhiyun *reg = 0;
80*4882a593Smuzhiyun dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun *reg += ((pin_num / RK3528_DRV_PINS_PER_REG) * 4);
85*4882a593Smuzhiyun *bit = pin_num % RK3528_DRV_PINS_PER_REG;
86*4882a593Smuzhiyun *bit *= RK3528_DRV_BITS_PER_PIN;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
rk3528_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)89*4882a593Smuzhiyun static int rk3528_set_drive(struct rockchip_pin_bank *bank,
90*4882a593Smuzhiyun int pin_num, int strength)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct regmap *regmap;
93*4882a593Smuzhiyun int reg, ret;
94*4882a593Smuzhiyun u32 data;
95*4882a593Smuzhiyun u8 bit;
96*4882a593Smuzhiyun int drv = (1 << (strength + 1)) - 1;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun rk3528_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
101*4882a593Smuzhiyun data = ((1 << RK3528_DRV_BITS_PER_PIN) - 1) << (bit + 16);
102*4882a593Smuzhiyun data |= (drv << bit);
103*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return ret;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define RK3528_PULL_BITS_PER_PIN 2
109*4882a593Smuzhiyun #define RK3528_PULL_PINS_PER_REG 8
110*4882a593Smuzhiyun #define RK3528_PULL_GPIO0_OFFSET 0x200
111*4882a593Smuzhiyun #define RK3528_PULL_GPIO1_OFFSET 0x20210
112*4882a593Smuzhiyun #define RK3528_PULL_GPIO2_OFFSET 0x30220
113*4882a593Smuzhiyun #define RK3528_PULL_GPIO3_OFFSET 0x20230
114*4882a593Smuzhiyun #define RK3528_PULL_GPIO4_OFFSET 0x10240
115*4882a593Smuzhiyun
rk3528_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)116*4882a593Smuzhiyun static void rk3528_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
117*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
118*4882a593Smuzhiyun int *reg, u8 *bit)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun *regmap = priv->regmap_base;
123*4882a593Smuzhiyun switch (bank->bank_num) {
124*4882a593Smuzhiyun case 0:
125*4882a593Smuzhiyun *reg = RK3528_PULL_GPIO0_OFFSET;
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun case 1:
129*4882a593Smuzhiyun *reg = RK3528_PULL_GPIO1_OFFSET;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun case 2:
133*4882a593Smuzhiyun *reg = RK3528_PULL_GPIO2_OFFSET;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun case 3:
137*4882a593Smuzhiyun *reg = RK3528_PULL_GPIO3_OFFSET;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun case 4:
141*4882a593Smuzhiyun *reg = RK3528_PULL_GPIO4_OFFSET;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun *reg = 0;
146*4882a593Smuzhiyun dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun *reg += ((pin_num / RK3528_PULL_PINS_PER_REG) * 4);
151*4882a593Smuzhiyun *bit = pin_num % RK3528_PULL_PINS_PER_REG;
152*4882a593Smuzhiyun *bit *= RK3528_PULL_BITS_PER_PIN;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
rk3528_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)155*4882a593Smuzhiyun static int rk3528_set_pull(struct rockchip_pin_bank *bank,
156*4882a593Smuzhiyun int pin_num, int pull)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct regmap *regmap;
159*4882a593Smuzhiyun int reg, ret;
160*4882a593Smuzhiyun u8 bit, type;
161*4882a593Smuzhiyun u32 data;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
164*4882a593Smuzhiyun return -ENOTSUPP;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun rk3528_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
167*4882a593Smuzhiyun type = bank->pull_type[pin_num / 8];
168*4882a593Smuzhiyun ret = rockchip_translate_pull_value(type, pull);
169*4882a593Smuzhiyun if (ret < 0) {
170*4882a593Smuzhiyun debug("unsupported pull setting %d\n", pull);
171*4882a593Smuzhiyun return ret;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
175*4882a593Smuzhiyun data = ((1 << RK3528_PULL_BITS_PER_PIN) - 1) << (bit + 16);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun data |= (ret << bit);
178*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define RK3528_SMT_BITS_PER_PIN 1
184*4882a593Smuzhiyun #define RK3528_SMT_PINS_PER_REG 8
185*4882a593Smuzhiyun #define RK3528_SMT_GPIO0_OFFSET 0x400
186*4882a593Smuzhiyun #define RK3528_SMT_GPIO1_OFFSET 0x20410
187*4882a593Smuzhiyun #define RK3528_SMT_GPIO2_OFFSET 0x30420
188*4882a593Smuzhiyun #define RK3528_SMT_GPIO3_OFFSET 0x20430
189*4882a593Smuzhiyun #define RK3528_SMT_GPIO4_OFFSET 0x10440
190*4882a593Smuzhiyun
rk3528_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)191*4882a593Smuzhiyun static int rk3528_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
192*4882a593Smuzhiyun int pin_num,
193*4882a593Smuzhiyun struct regmap **regmap,
194*4882a593Smuzhiyun int *reg, u8 *bit)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun *regmap = priv->regmap_base;
199*4882a593Smuzhiyun switch (bank->bank_num) {
200*4882a593Smuzhiyun case 0:
201*4882a593Smuzhiyun *reg = RK3528_SMT_GPIO0_OFFSET;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun case 1:
205*4882a593Smuzhiyun *reg = RK3528_SMT_GPIO1_OFFSET;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun case 2:
209*4882a593Smuzhiyun *reg = RK3528_SMT_GPIO2_OFFSET;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun case 3:
213*4882a593Smuzhiyun *reg = RK3528_SMT_GPIO3_OFFSET;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun case 4:
217*4882a593Smuzhiyun *reg = RK3528_SMT_GPIO4_OFFSET;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun *reg = 0;
222*4882a593Smuzhiyun dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun *reg += ((pin_num / RK3528_SMT_PINS_PER_REG) * 4);
227*4882a593Smuzhiyun *bit = pin_num % RK3528_SMT_PINS_PER_REG;
228*4882a593Smuzhiyun *bit *= RK3528_SMT_BITS_PER_PIN;
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
rk3528_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)232*4882a593Smuzhiyun static int rk3528_set_schmitt(struct rockchip_pin_bank *bank,
233*4882a593Smuzhiyun int pin_num, int enable)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct regmap *regmap;
236*4882a593Smuzhiyun int reg, ret;
237*4882a593Smuzhiyun u32 data;
238*4882a593Smuzhiyun u8 bit;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun rk3528_calc_schmitt_reg_and_bit(bank, pin_num, ®map, ®, &bit);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
243*4882a593Smuzhiyun data = ((1 << RK3528_SMT_BITS_PER_PIN) - 1) << (bit + 16);
244*4882a593Smuzhiyun data |= (enable << bit);
245*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct rockchip_pin_bank rk3528_pin_banks[] = {
251*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS_OFFSET(0, 32, "gpio0",
252*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
253*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
254*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
255*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
256*4882a593Smuzhiyun 0, 0, 0, 0),
257*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS_OFFSET(1, 32, "gpio1",
258*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
259*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
260*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
261*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
262*4882a593Smuzhiyun 0x20020, 0x20028, 0x20030, 0x20038),
263*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS_OFFSET(2, 32, "gpio2",
264*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
265*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
266*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
267*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
268*4882a593Smuzhiyun 0x30040, 0, 0, 0),
269*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS_OFFSET(3, 32, "gpio3",
270*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
271*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
272*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
273*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
274*4882a593Smuzhiyun 0x20060, 0x20068, 0x20070, 0),
275*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS_OFFSET(4, 32, "gpio4",
276*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
277*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
278*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
279*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
280*4882a593Smuzhiyun 0x10080, 0x10088, 0x10090, 0x10098),
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct rockchip_pin_ctrl rk3528_pin_ctrl = {
284*4882a593Smuzhiyun .pin_banks = rk3528_pin_banks,
285*4882a593Smuzhiyun .nr_banks = ARRAY_SIZE(rk3528_pin_banks),
286*4882a593Smuzhiyun .nr_pins = 160,
287*4882a593Smuzhiyun .grf_mux_offset = 0x0,
288*4882a593Smuzhiyun .set_mux = rk3528_set_mux,
289*4882a593Smuzhiyun .set_pull = rk3528_set_pull,
290*4882a593Smuzhiyun .set_drive = rk3528_set_drive,
291*4882a593Smuzhiyun .set_schmitt = rk3528_set_schmitt,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct udevice_id rk3528_pinctrl_ids[] = {
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun .compatible = "rockchip,rk3528-pinctrl",
297*4882a593Smuzhiyun .data = (ulong)&rk3528_pin_ctrl
298*4882a593Smuzhiyun },
299*4882a593Smuzhiyun { }
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3528) = {
303*4882a593Smuzhiyun .name = "rockchip_rk3528_pinctrl",
304*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
305*4882a593Smuzhiyun .of_match = rk3528_pinctrl_ids,
306*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
307*4882a593Smuzhiyun .ops = &rockchip_pinctrl_ops,
308*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
309*4882a593Smuzhiyun .bind = dm_scan_fdt_dev,
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun .probe = rockchip_pinctrl_probe,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314