1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun
rk3368_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)14*4882a593Smuzhiyun static int rk3368_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
17*4882a593Smuzhiyun int iomux_num = (pin / 8);
18*4882a593Smuzhiyun struct regmap *regmap;
19*4882a593Smuzhiyun int reg, ret, mask, mux_type;
20*4882a593Smuzhiyun u8 bit;
21*4882a593Smuzhiyun u32 data;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
24*4882a593Smuzhiyun ? priv->regmap_pmu : priv->regmap_base;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* get basic quadrupel of mux registers and the correct reg inside */
27*4882a593Smuzhiyun mux_type = bank->iomux[iomux_num].type;
28*4882a593Smuzhiyun reg = bank->iomux[iomux_num].offset;
29*4882a593Smuzhiyun reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun data = (mask << (bit + 16));
32*4882a593Smuzhiyun data |= (mux & mask) << bit;
33*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return ret;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define RK3368_PULL_GRF_OFFSET 0x100
39*4882a593Smuzhiyun #define RK3368_PULL_PMU_OFFSET 0x10
40*4882a593Smuzhiyun
rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)41*4882a593Smuzhiyun static void rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
42*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
43*4882a593Smuzhiyun int *reg, u8 *bit)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* The first 32 pins of the first bank are located in PMU */
48*4882a593Smuzhiyun if (bank->bank_num == 0) {
49*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
50*4882a593Smuzhiyun *reg = RK3368_PULL_PMU_OFFSET;
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun *regmap = priv->regmap_base;
53*4882a593Smuzhiyun *reg = RK3368_PULL_GRF_OFFSET;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
56*4882a593Smuzhiyun *reg -= 0x10;
57*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
63*4882a593Smuzhiyun *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
rk3368_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)66*4882a593Smuzhiyun static int rk3368_set_pull(struct rockchip_pin_bank *bank,
67*4882a593Smuzhiyun int pin_num, int pull)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct regmap *regmap;
70*4882a593Smuzhiyun int reg, ret;
71*4882a593Smuzhiyun u8 bit, type;
72*4882a593Smuzhiyun u32 data;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
75*4882a593Smuzhiyun return -ENOTSUPP;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun rk3368_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
78*4882a593Smuzhiyun type = bank->pull_type[pin_num / 8];
79*4882a593Smuzhiyun ret = rockchip_translate_pull_value(type, pull);
80*4882a593Smuzhiyun if (ret < 0) {
81*4882a593Smuzhiyun debug("unsupported pull setting %d\n", pull);
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
86*4882a593Smuzhiyun data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
87*4882a593Smuzhiyun data |= (ret << bit);
88*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return ret;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define RK3368_DRV_PMU_OFFSET 0x20
94*4882a593Smuzhiyun #define RK3368_DRV_GRF_OFFSET 0x200
95*4882a593Smuzhiyun
rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)96*4882a593Smuzhiyun static void rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
97*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
98*4882a593Smuzhiyun int *reg, u8 *bit)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* The first 32 pins of the first bank are located in PMU */
103*4882a593Smuzhiyun if (bank->bank_num == 0) {
104*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
105*4882a593Smuzhiyun *reg = RK3368_DRV_PMU_OFFSET;
106*4882a593Smuzhiyun } else {
107*4882a593Smuzhiyun *regmap = priv->regmap_base;
108*4882a593Smuzhiyun *reg = RK3368_DRV_GRF_OFFSET;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
111*4882a593Smuzhiyun *reg -= 0x10;
112*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
116*4882a593Smuzhiyun *bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
117*4882a593Smuzhiyun *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
rk3368_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)120*4882a593Smuzhiyun static int rk3368_set_drive(struct rockchip_pin_bank *bank,
121*4882a593Smuzhiyun int pin_num, int strength)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct regmap *regmap;
124*4882a593Smuzhiyun int reg, ret;
125*4882a593Smuzhiyun u32 data;
126*4882a593Smuzhiyun u8 bit;
127*4882a593Smuzhiyun int type = bank->drv[pin_num / 8].drv_type;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun rk3368_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
130*4882a593Smuzhiyun ret = rockchip_translate_drive_value(type, strength);
131*4882a593Smuzhiyun if (ret < 0) {
132*4882a593Smuzhiyun debug("unsupported driver strength %d\n", strength);
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
137*4882a593Smuzhiyun data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
138*4882a593Smuzhiyun data |= (ret << bit);
139*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct rockchip_pin_bank rk3368_pin_banks[] = {
145*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
146*4882a593Smuzhiyun IOMUX_SOURCE_PMU,
147*4882a593Smuzhiyun IOMUX_SOURCE_PMU,
148*4882a593Smuzhiyun IOMUX_SOURCE_PMU
149*4882a593Smuzhiyun ),
150*4882a593Smuzhiyun PIN_BANK(1, 32, "gpio1"),
151*4882a593Smuzhiyun PIN_BANK(2, 32, "gpio2"),
152*4882a593Smuzhiyun PIN_BANK(3, 32, "gpio3"),
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static struct rockchip_pin_ctrl rk3368_pin_ctrl = {
156*4882a593Smuzhiyun .pin_banks = rk3368_pin_banks,
157*4882a593Smuzhiyun .nr_banks = ARRAY_SIZE(rk3368_pin_banks),
158*4882a593Smuzhiyun .nr_pins = 128,
159*4882a593Smuzhiyun .grf_mux_offset = 0x0,
160*4882a593Smuzhiyun .pmu_mux_offset = 0x0,
161*4882a593Smuzhiyun .set_mux = rk3368_set_mux,
162*4882a593Smuzhiyun .set_pull = rk3368_set_pull,
163*4882a593Smuzhiyun .set_drive = rk3368_set_drive,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct udevice_id rk3368_pinctrl_ids[] = {
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun .compatible = "rockchip,rk3368-pinctrl",
169*4882a593Smuzhiyun .data = (ulong)&rk3368_pin_ctrl
170*4882a593Smuzhiyun },
171*4882a593Smuzhiyun { }
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3368) = {
175*4882a593Smuzhiyun .name = "rockchip_rk3368_pinctrl",
176*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
177*4882a593Smuzhiyun .of_match = rk3368_pinctrl_ids,
178*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
179*4882a593Smuzhiyun .ops = &rockchip_pinctrl_ops,
180*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
181*4882a593Smuzhiyun .bind = dm_scan_fdt_dev,
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun .probe = rockchip_pinctrl_probe,
184*4882a593Smuzhiyun };
185