1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static struct rockchip_mux_route_data rk3288_mux_route_data[] = {
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun /* edphdmi_cecinoutt1 */
16*4882a593Smuzhiyun .bank_num = 7,
17*4882a593Smuzhiyun .pin = 16,
18*4882a593Smuzhiyun .func = 2,
19*4882a593Smuzhiyun .route_offset = 0x264,
20*4882a593Smuzhiyun .route_val = BIT(16 + 12) | BIT(12),
21*4882a593Smuzhiyun }, {
22*4882a593Smuzhiyun /* edphdmi_cecinout */
23*4882a593Smuzhiyun .bank_num = 7,
24*4882a593Smuzhiyun .pin = 23,
25*4882a593Smuzhiyun .func = 4,
26*4882a593Smuzhiyun .route_offset = 0x264,
27*4882a593Smuzhiyun .route_val = BIT(16 + 12),
28*4882a593Smuzhiyun },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
rk3288_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)31*4882a593Smuzhiyun static int rk3288_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
34*4882a593Smuzhiyun int iomux_num = (pin / 8);
35*4882a593Smuzhiyun struct regmap *regmap;
36*4882a593Smuzhiyun int reg, ret, mask, mux_type;
37*4882a593Smuzhiyun u8 bit;
38*4882a593Smuzhiyun u32 data;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
41*4882a593Smuzhiyun ? priv->regmap_pmu : priv->regmap_base;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* get basic quadrupel of mux registers and the correct reg inside */
44*4882a593Smuzhiyun mux_type = bank->iomux[iomux_num].type;
45*4882a593Smuzhiyun reg = bank->iomux[iomux_num].offset;
46*4882a593Smuzhiyun reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* bank0 is special, there are no higher 16 bit writing bits. */
49*4882a593Smuzhiyun if (bank->bank_num == 0) {
50*4882a593Smuzhiyun regmap_read(regmap, reg, &data);
51*4882a593Smuzhiyun data &= ~(mask << bit);
52*4882a593Smuzhiyun } else {
53*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
54*4882a593Smuzhiyun data = (mask << (bit + 16));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun data |= (mux & mask) << bit;
58*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return ret;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define RK3288_PULL_OFFSET 0x140
64*4882a593Smuzhiyun #define RK3288_PULL_PMU_OFFSET 0x64
65*4882a593Smuzhiyun
rk3288_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)66*4882a593Smuzhiyun static void rk3288_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
67*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
68*4882a593Smuzhiyun int *reg, u8 *bit)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* The first 24 pins of the first bank are located in PMU */
73*4882a593Smuzhiyun if (bank->bank_num == 0) {
74*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
75*4882a593Smuzhiyun *reg = RK3288_PULL_PMU_OFFSET;
76*4882a593Smuzhiyun } else {
77*4882a593Smuzhiyun *regmap = priv->regmap_base;
78*4882a593Smuzhiyun *reg = RK3288_PULL_OFFSET;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
81*4882a593Smuzhiyun *reg -= 0x10;
82*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
88*4882a593Smuzhiyun *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
rk3288_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)91*4882a593Smuzhiyun static int rk3288_set_pull(struct rockchip_pin_bank *bank,
92*4882a593Smuzhiyun int pin_num, int pull)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct regmap *regmap;
95*4882a593Smuzhiyun int reg, ret;
96*4882a593Smuzhiyun u8 bit, type;
97*4882a593Smuzhiyun u32 data;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
100*4882a593Smuzhiyun return -ENOTSUPP;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun rk3288_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
103*4882a593Smuzhiyun type = bank->pull_type[pin_num / 8];
104*4882a593Smuzhiyun ret = rockchip_translate_pull_value(type, pull);
105*4882a593Smuzhiyun if (ret < 0) {
106*4882a593Smuzhiyun debug("unsupported pull setting %d\n", pull);
107*4882a593Smuzhiyun return ret;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* bank0 is special, there are no higher 16 bit writing bits */
111*4882a593Smuzhiyun if (bank->bank_num == 0) {
112*4882a593Smuzhiyun regmap_read(regmap, reg, &data);
113*4882a593Smuzhiyun data &= ~(((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << bit);
114*4882a593Smuzhiyun } else {
115*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
116*4882a593Smuzhiyun data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun data |= (ret << bit);
120*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define RK3288_DRV_PMU_OFFSET 0x70
126*4882a593Smuzhiyun #define RK3288_DRV_GRF_OFFSET 0x1c0
127*4882a593Smuzhiyun
rk3288_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)128*4882a593Smuzhiyun static void rk3288_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
129*4882a593Smuzhiyun int pin_num, struct regmap **regmap,
130*4882a593Smuzhiyun int *reg, u8 *bit)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct rockchip_pinctrl_priv *priv = bank->priv;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* The first 24 pins of the first bank are located in PMU */
135*4882a593Smuzhiyun if (bank->bank_num == 0) {
136*4882a593Smuzhiyun *regmap = priv->regmap_pmu;
137*4882a593Smuzhiyun *reg = RK3288_DRV_PMU_OFFSET;
138*4882a593Smuzhiyun } else {
139*4882a593Smuzhiyun *regmap = priv->regmap_base;
140*4882a593Smuzhiyun *reg = RK3288_DRV_GRF_OFFSET;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* correct the offset, as we're starting with the 2nd bank */
143*4882a593Smuzhiyun *reg -= 0x10;
144*4882a593Smuzhiyun *reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
148*4882a593Smuzhiyun *bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
149*4882a593Smuzhiyun *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
rk3288_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)152*4882a593Smuzhiyun static int rk3288_set_drive(struct rockchip_pin_bank *bank,
153*4882a593Smuzhiyun int pin_num, int strength)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct regmap *regmap;
156*4882a593Smuzhiyun int reg, ret;
157*4882a593Smuzhiyun u32 data;
158*4882a593Smuzhiyun u8 bit;
159*4882a593Smuzhiyun int type = bank->drv[pin_num / 8].drv_type;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun rk3288_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
162*4882a593Smuzhiyun ret = rockchip_translate_drive_value(type, strength);
163*4882a593Smuzhiyun if (ret < 0) {
164*4882a593Smuzhiyun debug("unsupported driver strength %d\n", strength);
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* bank0 is special, there are no higher 16 bit writing bits. */
169*4882a593Smuzhiyun if (bank->bank_num == 0) {
170*4882a593Smuzhiyun regmap_read(regmap, reg, &data);
171*4882a593Smuzhiyun data &= ~(((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << bit);
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun /* enable the write to the equivalent lower bits */
174*4882a593Smuzhiyun data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun data |= (ret << bit);
178*4882a593Smuzhiyun ret = regmap_write(regmap, reg, data);
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct rockchip_pin_bank rk3288_pin_banks[] = {
183*4882a593Smuzhiyun PIN_BANK_IOMUX_DRV_PULL_FLAGS(0, 24, "gpio0",
184*4882a593Smuzhiyun IOMUX_SOURCE_PMU | IOMUX_WRITABLE_32BIT,
185*4882a593Smuzhiyun IOMUX_SOURCE_PMU | IOMUX_WRITABLE_32BIT,
186*4882a593Smuzhiyun IOMUX_SOURCE_PMU | IOMUX_WRITABLE_32BIT,
187*4882a593Smuzhiyun IOMUX_UNROUTED,
188*4882a593Smuzhiyun DRV_TYPE_WRITABLE_32BIT,
189*4882a593Smuzhiyun DRV_TYPE_WRITABLE_32BIT,
190*4882a593Smuzhiyun DRV_TYPE_WRITABLE_32BIT,
191*4882a593Smuzhiyun 0,
192*4882a593Smuzhiyun PULL_TYPE_WRITABLE_32BIT,
193*4882a593Smuzhiyun PULL_TYPE_WRITABLE_32BIT,
194*4882a593Smuzhiyun PULL_TYPE_WRITABLE_32BIT,
195*4882a593Smuzhiyun 0
196*4882a593Smuzhiyun ),
197*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", IOMUX_UNROUTED,
198*4882a593Smuzhiyun IOMUX_UNROUTED,
199*4882a593Smuzhiyun IOMUX_UNROUTED,
200*4882a593Smuzhiyun 0
201*4882a593Smuzhiyun ),
202*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, IOMUX_UNROUTED),
203*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, IOMUX_WIDTH_4BIT),
204*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(4, 32, "gpio4", IOMUX_WIDTH_4BIT,
205*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
206*4882a593Smuzhiyun 0,
207*4882a593Smuzhiyun 0
208*4882a593Smuzhiyun ),
209*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(5, 32, "gpio5", IOMUX_UNROUTED,
210*4882a593Smuzhiyun 0,
211*4882a593Smuzhiyun 0,
212*4882a593Smuzhiyun IOMUX_UNROUTED
213*4882a593Smuzhiyun ),
214*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(6, 32, "gpio6", 0, 0, 0, IOMUX_UNROUTED),
215*4882a593Smuzhiyun PIN_BANK_IOMUX_FLAGS(7, 32, "gpio7", 0,
216*4882a593Smuzhiyun 0,
217*4882a593Smuzhiyun IOMUX_WIDTH_4BIT,
218*4882a593Smuzhiyun IOMUX_UNROUTED
219*4882a593Smuzhiyun ),
220*4882a593Smuzhiyun PIN_BANK(8, 16, "gpio8"),
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static struct rockchip_pin_ctrl rk3288_pin_ctrl = {
224*4882a593Smuzhiyun .pin_banks = rk3288_pin_banks,
225*4882a593Smuzhiyun .nr_banks = ARRAY_SIZE(rk3288_pin_banks),
226*4882a593Smuzhiyun .nr_pins = 264,
227*4882a593Smuzhiyun .grf_mux_offset = 0x0,
228*4882a593Smuzhiyun .pmu_mux_offset = 0x84,
229*4882a593Smuzhiyun .iomux_routes = rk3288_mux_route_data,
230*4882a593Smuzhiyun .niomux_routes = ARRAY_SIZE(rk3288_mux_route_data),
231*4882a593Smuzhiyun .set_mux = rk3288_set_mux,
232*4882a593Smuzhiyun .set_pull = rk3288_set_pull,
233*4882a593Smuzhiyun .set_drive = rk3288_set_drive,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const struct udevice_id rk3288_pinctrl_ids[] = {
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun .compatible = "rockchip,rk3288-pinctrl",
239*4882a593Smuzhiyun .data = (ulong)&rk3288_pin_ctrl
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun { }
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3288) = {
245*4882a593Smuzhiyun .name = "rockchip_rk3288_pinctrl",
246*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
247*4882a593Smuzhiyun .of_match = rk3288_pinctrl_ids,
248*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
249*4882a593Smuzhiyun .ops = &rockchip_pinctrl_ops,
250*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
251*4882a593Smuzhiyun .bind = dm_scan_fdt_dev,
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun .probe = rockchip_pinctrl_probe,
254*4882a593Smuzhiyun };
255