xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/rockchip/pinctrl-rk3188.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun 
rk3188_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)14*4882a593Smuzhiyun static int rk3188_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
17*4882a593Smuzhiyun 	int iomux_num = (pin / 8);
18*4882a593Smuzhiyun 	struct regmap *regmap;
19*4882a593Smuzhiyun 	int reg, ret, mask, mux_type;
20*4882a593Smuzhiyun 	u8 bit;
21*4882a593Smuzhiyun 	u32 data;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
24*4882a593Smuzhiyun 				? priv->regmap_pmu : priv->regmap_base;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* get basic quadrupel of mux registers and the correct reg inside */
27*4882a593Smuzhiyun 	mux_type = bank->iomux[iomux_num].type;
28*4882a593Smuzhiyun 	reg = bank->iomux[iomux_num].offset;
29*4882a593Smuzhiyun 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	data = (mask << (bit + 16));
32*4882a593Smuzhiyun 	data |= (mux & mask) << bit;
33*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	return ret;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RK3188_PULL_OFFSET		0x164
39*4882a593Smuzhiyun #define RK3188_PULL_PMU_OFFSET		0x64
40*4882a593Smuzhiyun 
rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)41*4882a593Smuzhiyun static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
42*4882a593Smuzhiyun 					 int pin_num, struct regmap **regmap,
43*4882a593Smuzhiyun 					 int *reg, u8 *bit)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* The first 12 pins of the first bank are located elsewhere */
48*4882a593Smuzhiyun 	if (bank->bank_num == 0 && pin_num < 12) {
49*4882a593Smuzhiyun 		*regmap = priv->regmap_pmu;
50*4882a593Smuzhiyun 		*reg = RK3188_PULL_PMU_OFFSET;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 		*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
53*4882a593Smuzhiyun 		*bit = pin_num % ROCKCHIP_PULL_PINS_PER_REG;
54*4882a593Smuzhiyun 		*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
55*4882a593Smuzhiyun 	} else {
56*4882a593Smuzhiyun 		*regmap = priv->regmap_base;
57*4882a593Smuzhiyun 		*reg = RK3188_PULL_OFFSET;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		/* correct the offset, as it is the 2nd pull register */
60*4882a593Smuzhiyun 		*reg -= 4;
61*4882a593Smuzhiyun 		*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
62*4882a593Smuzhiyun 		*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 		/*
65*4882a593Smuzhiyun 		 * The bits in these registers have an inverse ordering
66*4882a593Smuzhiyun 		 * with the lowest pin being in bits 15:14 and the highest
67*4882a593Smuzhiyun 		 * pin in bits 1:0
68*4882a593Smuzhiyun 		 */
69*4882a593Smuzhiyun 		*bit = 7 - (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
70*4882a593Smuzhiyun 		*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rk3188_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)74*4882a593Smuzhiyun static int rk3188_set_pull(struct rockchip_pin_bank *bank,
75*4882a593Smuzhiyun 			   int pin_num, int pull)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct regmap *regmap;
78*4882a593Smuzhiyun 	int reg, ret;
79*4882a593Smuzhiyun 	u8 bit, type;
80*4882a593Smuzhiyun 	u32 data;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
83*4882a593Smuzhiyun 		return -ENOTSUPP;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	rk3188_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
86*4882a593Smuzhiyun 	type = bank->pull_type[pin_num / 8];
87*4882a593Smuzhiyun 	ret = rockchip_translate_pull_value(type, pull);
88*4882a593Smuzhiyun 	if (ret < 0) {
89*4882a593Smuzhiyun 		debug("unsupported pull setting %d\n", pull);
90*4882a593Smuzhiyun 		return ret;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
94*4882a593Smuzhiyun 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
95*4882a593Smuzhiyun 	data |= (ret << bit);
96*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return ret;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static struct rockchip_pin_bank rk3188_pin_banks[] = {
102*4882a593Smuzhiyun 	PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_GPIO_ONLY, 0, 0, 0),
103*4882a593Smuzhiyun 	PIN_BANK(1, 32, "gpio1"),
104*4882a593Smuzhiyun 	PIN_BANK(2, 32, "gpio2"),
105*4882a593Smuzhiyun 	PIN_BANK(3, 32, "gpio3"),
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
109*4882a593Smuzhiyun 	.pin_banks		= rk3188_pin_banks,
110*4882a593Smuzhiyun 	.nr_banks		= ARRAY_SIZE(rk3188_pin_banks),
111*4882a593Smuzhiyun 	.nr_pins		= 128,
112*4882a593Smuzhiyun 	.grf_mux_offset		= 0x60,
113*4882a593Smuzhiyun 	.set_mux		= rk3188_set_mux,
114*4882a593Smuzhiyun 	.set_pull		= rk3188_set_pull,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct udevice_id rk3188_pinctrl_ids[] = {
118*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3188-pinctrl",
119*4882a593Smuzhiyun 		.data = (ulong)&rk3188_pin_ctrl },
120*4882a593Smuzhiyun 	{ }
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3188) = {
124*4882a593Smuzhiyun 	.name		= "rockchip_rk3188_pinctrl",
125*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
126*4882a593Smuzhiyun 	.of_match	= rk3188_pinctrl_ids,
127*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
128*4882a593Smuzhiyun 	.ops		= &rockchip_pinctrl_ops,
129*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
130*4882a593Smuzhiyun 	.bind		= dm_scan_fdt_dev,
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun 	.probe		= rockchip_pinctrl_probe,
133*4882a593Smuzhiyun };
134