xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/rockchip/pinctrl-rk3128.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static struct rockchip_mux_recalced_data rk3128_mux_recalced_data[] = {
15*4882a593Smuzhiyun 	{
16*4882a593Smuzhiyun 		.num = 2,
17*4882a593Smuzhiyun 		.pin = 20,
18*4882a593Smuzhiyun 		.reg = 0xe8,
19*4882a593Smuzhiyun 		.bit = 0,
20*4882a593Smuzhiyun 		.mask = 0x7
21*4882a593Smuzhiyun 	}, {
22*4882a593Smuzhiyun 		.num = 2,
23*4882a593Smuzhiyun 		.pin = 21,
24*4882a593Smuzhiyun 		.reg = 0xe8,
25*4882a593Smuzhiyun 		.bit = 4,
26*4882a593Smuzhiyun 		.mask = 0x7
27*4882a593Smuzhiyun 	}, {
28*4882a593Smuzhiyun 		.num = 2,
29*4882a593Smuzhiyun 		.pin = 22,
30*4882a593Smuzhiyun 		.reg = 0xe8,
31*4882a593Smuzhiyun 		.bit = 8,
32*4882a593Smuzhiyun 		.mask = 0x7
33*4882a593Smuzhiyun 	}, {
34*4882a593Smuzhiyun 		.num = 2,
35*4882a593Smuzhiyun 		.pin = 23,
36*4882a593Smuzhiyun 		.reg = 0xe8,
37*4882a593Smuzhiyun 		.bit = 12,
38*4882a593Smuzhiyun 		.mask = 0x7
39*4882a593Smuzhiyun 	}, {
40*4882a593Smuzhiyun 		.num = 2,
41*4882a593Smuzhiyun 		.pin = 24,
42*4882a593Smuzhiyun 		.reg = 0xd4,
43*4882a593Smuzhiyun 		.bit = 12,
44*4882a593Smuzhiyun 		.mask = 0x7
45*4882a593Smuzhiyun 	},
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct rockchip_mux_route_data rk3128_mux_route_data[] = {
49*4882a593Smuzhiyun 	{
50*4882a593Smuzhiyun 		/* spi-0 */
51*4882a593Smuzhiyun 		.bank_num = 1,
52*4882a593Smuzhiyun 		.pin = 10,
53*4882a593Smuzhiyun 		.func = 1,
54*4882a593Smuzhiyun 		.route_offset = 0x144,
55*4882a593Smuzhiyun 		.route_val = BIT(16 + 3) | BIT(16 + 4),
56*4882a593Smuzhiyun 	}, {
57*4882a593Smuzhiyun 		/* spi-1 */
58*4882a593Smuzhiyun 		.bank_num = 1,
59*4882a593Smuzhiyun 		.pin = 27,
60*4882a593Smuzhiyun 		.func = 3,
61*4882a593Smuzhiyun 		.route_offset = 0x144,
62*4882a593Smuzhiyun 		.route_val = BIT(16 + 3) | BIT(16 + 4) | BIT(3),
63*4882a593Smuzhiyun 	}, {
64*4882a593Smuzhiyun 		/* spi-2 */
65*4882a593Smuzhiyun 		.bank_num = 0,
66*4882a593Smuzhiyun 		.pin = 13,
67*4882a593Smuzhiyun 		.func = 2,
68*4882a593Smuzhiyun 		.route_offset = 0x144,
69*4882a593Smuzhiyun 		.route_val = BIT(16 + 3) | BIT(16 + 4) | BIT(4),
70*4882a593Smuzhiyun 	}, {
71*4882a593Smuzhiyun 		/* i2s-0 */
72*4882a593Smuzhiyun 		.bank_num = 1,
73*4882a593Smuzhiyun 		.pin = 5,
74*4882a593Smuzhiyun 		.func = 1,
75*4882a593Smuzhiyun 		.route_offset = 0x144,
76*4882a593Smuzhiyun 		.route_val = BIT(16 + 5),
77*4882a593Smuzhiyun 	}, {
78*4882a593Smuzhiyun 		/* i2s-1 */
79*4882a593Smuzhiyun 		.bank_num = 0,
80*4882a593Smuzhiyun 		.pin = 14,
81*4882a593Smuzhiyun 		.func = 1,
82*4882a593Smuzhiyun 		.route_offset = 0x144,
83*4882a593Smuzhiyun 		.route_val = BIT(16 + 5) | BIT(5),
84*4882a593Smuzhiyun 	}, {
85*4882a593Smuzhiyun 		/* emmc-0 */
86*4882a593Smuzhiyun 		.bank_num = 1,
87*4882a593Smuzhiyun 		.pin = 22,
88*4882a593Smuzhiyun 		.func = 2,
89*4882a593Smuzhiyun 		.route_offset = 0x144,
90*4882a593Smuzhiyun 		.route_val = BIT(16 + 6),
91*4882a593Smuzhiyun 	}, {
92*4882a593Smuzhiyun 		/* emmc-1 */
93*4882a593Smuzhiyun 		.bank_num = 2,
94*4882a593Smuzhiyun 		.pin = 4,
95*4882a593Smuzhiyun 		.func = 2,
96*4882a593Smuzhiyun 		.route_offset = 0x144,
97*4882a593Smuzhiyun 		.route_val = BIT(16 + 6) | BIT(6),
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
rk3128_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)101*4882a593Smuzhiyun static int rk3128_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
104*4882a593Smuzhiyun 	int iomux_num = (pin / 8);
105*4882a593Smuzhiyun 	struct regmap *regmap;
106*4882a593Smuzhiyun 	int reg, ret, mask, mux_type;
107*4882a593Smuzhiyun 	u8 bit;
108*4882a593Smuzhiyun 	u32 data;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
111*4882a593Smuzhiyun 				? priv->regmap_pmu : priv->regmap_base;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* get basic quadrupel of mux registers and the correct reg inside */
114*4882a593Smuzhiyun 	mux_type = bank->iomux[iomux_num].type;
115*4882a593Smuzhiyun 	reg = bank->iomux[iomux_num].offset;
116*4882a593Smuzhiyun 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (bank->recalced_mask & BIT(pin))
119*4882a593Smuzhiyun 		rockchip_get_recalced_mux(bank, pin, &reg, &bit, &mask);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	data = (mask << (bit + 16));
122*4882a593Smuzhiyun 	data |= (mux & mask) << bit;
123*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return ret;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define RK3128_PULL_OFFSET		0x118
129*4882a593Smuzhiyun #define RK3128_PULL_PINS_PER_REG	16
130*4882a593Smuzhiyun #define RK3128_PULL_BANK_STRIDE		8
131*4882a593Smuzhiyun 
rk3128_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)132*4882a593Smuzhiyun static void rk3128_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
133*4882a593Smuzhiyun 					 int pin_num, struct regmap **regmap,
134*4882a593Smuzhiyun 					 int *reg, u8 *bit)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	*regmap = priv->regmap_base;
139*4882a593Smuzhiyun 	*reg = RK3128_PULL_OFFSET;
140*4882a593Smuzhiyun 	*reg += bank->bank_num * RK3128_PULL_BANK_STRIDE;
141*4882a593Smuzhiyun 	*reg += ((pin_num / RK3128_PULL_PINS_PER_REG) * 4);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	*bit = pin_num % RK3128_PULL_PINS_PER_REG;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
rk3128_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)146*4882a593Smuzhiyun static int rk3128_set_pull(struct rockchip_pin_bank *bank,
147*4882a593Smuzhiyun 			   int pin_num, int pull)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct regmap *regmap;
150*4882a593Smuzhiyun 	int reg, ret;
151*4882a593Smuzhiyun 	u8 bit;
152*4882a593Smuzhiyun 	u32 data;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
155*4882a593Smuzhiyun 	    pull != PIN_CONFIG_BIAS_DISABLE)
156*4882a593Smuzhiyun 		return -ENOTSUPP;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	rk3128_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
159*4882a593Smuzhiyun 	data = BIT(bit + 16);
160*4882a593Smuzhiyun 	if (pull == PIN_CONFIG_BIAS_DISABLE)
161*4882a593Smuzhiyun 		data |= BIT(bit);
162*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct rockchip_pin_bank rk3128_pin_banks[] = {
168*4882a593Smuzhiyun 	PIN_BANK(0, 32, "gpio0"),
169*4882a593Smuzhiyun 	PIN_BANK(1, 32, "gpio1"),
170*4882a593Smuzhiyun 	PIN_BANK(2, 32, "gpio2"),
171*4882a593Smuzhiyun 	PIN_BANK(3, 32, "gpio3"),
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static struct rockchip_pin_ctrl rk3128_pin_ctrl = {
175*4882a593Smuzhiyun 	.pin_banks		= rk3128_pin_banks,
176*4882a593Smuzhiyun 	.nr_banks		= ARRAY_SIZE(rk3128_pin_banks),
177*4882a593Smuzhiyun 	.nr_pins		= 128,
178*4882a593Smuzhiyun 	.grf_mux_offset		= 0xa8,
179*4882a593Smuzhiyun 	.iomux_recalced		= rk3128_mux_recalced_data,
180*4882a593Smuzhiyun 	.niomux_recalced	= ARRAY_SIZE(rk3128_mux_recalced_data),
181*4882a593Smuzhiyun 	.iomux_routes		= rk3128_mux_route_data,
182*4882a593Smuzhiyun 	.niomux_routes		= ARRAY_SIZE(rk3128_mux_route_data),
183*4882a593Smuzhiyun 	.set_mux		= rk3128_set_mux,
184*4882a593Smuzhiyun 	.set_pull		= rk3128_set_pull,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct udevice_id rk3128_pinctrl_ids[] = {
188*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3128-pinctrl",
189*4882a593Smuzhiyun 		.data = (ulong)&rk3128_pin_ctrl },
190*4882a593Smuzhiyun 	{ }
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3128) = {
194*4882a593Smuzhiyun 	.name		= "pinctrl_rk3128",
195*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
196*4882a593Smuzhiyun 	.of_match	= rk3128_pinctrl_ids,
197*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
198*4882a593Smuzhiyun 	.ops		= &rockchip_pinctrl_ops,
199*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
200*4882a593Smuzhiyun 	.bind		= dm_scan_fdt_dev,
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 	.probe		= rockchip_pinctrl_probe,
203*4882a593Smuzhiyun };
204