xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/pinctrl_stm32.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #include <common.h>
2*4882a593Smuzhiyun #include <dm.h>
3*4882a593Smuzhiyun #include <dm/pinctrl.h>
4*4882a593Smuzhiyun #include <asm/arch/gpio.h>
5*4882a593Smuzhiyun #include <asm/gpio.h>
6*4882a593Smuzhiyun #include <asm/io.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define MAX_PINS_ONE_IP			70
11*4882a593Smuzhiyun #define MODE_BITS_MASK			3
12*4882a593Smuzhiyun #define OSPEED_MASK			3
13*4882a593Smuzhiyun #define PUPD_MASK			3
14*4882a593Smuzhiyun #define OTYPE_MSK			1
15*4882a593Smuzhiyun #define AFR_MASK			0xF
16*4882a593Smuzhiyun 
stm32_gpio_config(struct gpio_desc * desc,const struct stm32_gpio_ctl * ctl)17*4882a593Smuzhiyun static int stm32_gpio_config(struct gpio_desc *desc,
18*4882a593Smuzhiyun 			     const struct stm32_gpio_ctl *ctl)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(desc->dev);
21*4882a593Smuzhiyun 	struct stm32_gpio_regs *regs = priv->regs;
22*4882a593Smuzhiyun 	u32 index;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	if (!ctl || ctl->af > 15 || ctl->mode > 3 || ctl->otype > 1 ||
25*4882a593Smuzhiyun 	    ctl->pupd > 2 || ctl->speed > 3)
26*4882a593Smuzhiyun 		return -EINVAL;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	index = (desc->offset & 0x07) * 4;
29*4882a593Smuzhiyun 	clrsetbits_le32(&regs->afr[desc->offset >> 3], AFR_MASK << index,
30*4882a593Smuzhiyun 			ctl->af << index);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	index = desc->offset * 2;
33*4882a593Smuzhiyun 	clrsetbits_le32(&regs->moder, MODE_BITS_MASK << index,
34*4882a593Smuzhiyun 			ctl->mode << index);
35*4882a593Smuzhiyun 	clrsetbits_le32(&regs->ospeedr, OSPEED_MASK << index,
36*4882a593Smuzhiyun 			ctl->speed << index);
37*4882a593Smuzhiyun 	clrsetbits_le32(&regs->pupdr, PUPD_MASK << index, ctl->pupd << index);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	index = desc->offset;
40*4882a593Smuzhiyun 	clrsetbits_le32(&regs->otyper, OTYPE_MSK << index, ctl->otype << index);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return 0;
43*4882a593Smuzhiyun }
prep_gpio_dsc(struct stm32_gpio_dsc * gpio_dsc,u32 port_pin)44*4882a593Smuzhiyun static int prep_gpio_dsc(struct stm32_gpio_dsc *gpio_dsc, u32 port_pin)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	gpio_dsc->port = (port_pin & 0xF000) >> 12;
47*4882a593Smuzhiyun 	gpio_dsc->pin = (port_pin & 0x0F00) >> 8;
48*4882a593Smuzhiyun 	debug("%s: GPIO:port= %d, pin= %d\n", __func__, gpio_dsc->port,
49*4882a593Smuzhiyun 	      gpio_dsc->pin);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
prep_gpio_ctl(struct stm32_gpio_ctl * gpio_ctl,u32 gpio_fn,int node)54*4882a593Smuzhiyun static int prep_gpio_ctl(struct stm32_gpio_ctl *gpio_ctl, u32 gpio_fn, int node)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	gpio_fn &= 0x00FF;
57*4882a593Smuzhiyun 	gpio_ctl->af = 0;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	switch (gpio_fn) {
60*4882a593Smuzhiyun 	case 0:
61*4882a593Smuzhiyun 		gpio_ctl->mode = STM32_GPIO_MODE_IN;
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	case 1 ... 16:
64*4882a593Smuzhiyun 		gpio_ctl->mode = STM32_GPIO_MODE_AF;
65*4882a593Smuzhiyun 		gpio_ctl->af = gpio_fn - 1;
66*4882a593Smuzhiyun 		break;
67*4882a593Smuzhiyun 	case 17:
68*4882a593Smuzhiyun 		gpio_ctl->mode = STM32_GPIO_MODE_AN;
69*4882a593Smuzhiyun 		break;
70*4882a593Smuzhiyun 	default:
71*4882a593Smuzhiyun 		gpio_ctl->mode = STM32_GPIO_MODE_OUT;
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	gpio_ctl->speed = fdtdec_get_int(gd->fdt_blob, node, "slew-rate", 0);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (fdtdec_get_bool(gd->fdt_blob, node, "drive-open-drain"))
78*4882a593Smuzhiyun 		gpio_ctl->otype = STM32_GPIO_OTYPE_OD;
79*4882a593Smuzhiyun 	else
80*4882a593Smuzhiyun 		gpio_ctl->otype = STM32_GPIO_OTYPE_PP;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (fdtdec_get_bool(gd->fdt_blob, node, "bias-pull-up"))
83*4882a593Smuzhiyun 		gpio_ctl->pupd = STM32_GPIO_PUPD_UP;
84*4882a593Smuzhiyun 	else if (fdtdec_get_bool(gd->fdt_blob, node, "bias-pull-down"))
85*4882a593Smuzhiyun 		gpio_ctl->pupd = STM32_GPIO_PUPD_DOWN;
86*4882a593Smuzhiyun 	else
87*4882a593Smuzhiyun 		gpio_ctl->pupd = STM32_GPIO_PUPD_NO;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	debug("%s: gpio fn= %d, slew-rate= %x, op type= %x, pull-upd is = %x\n",
90*4882a593Smuzhiyun 	      __func__,  gpio_fn, gpio_ctl->speed, gpio_ctl->otype,
91*4882a593Smuzhiyun 	     gpio_ctl->pupd);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
stm32_pinctrl_config(int offset)96*4882a593Smuzhiyun static int stm32_pinctrl_config(int offset)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	u32 pin_mux[MAX_PINS_ONE_IP];
99*4882a593Smuzhiyun 	int rv, len;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * check for "pinmux" property in each subnode (e.g. pins1 and pins2 for
103*4882a593Smuzhiyun 	 * usart1) of pin controller phandle "pinctrl-0"
104*4882a593Smuzhiyun 	 * */
105*4882a593Smuzhiyun 	fdt_for_each_subnode(offset, gd->fdt_blob, offset) {
106*4882a593Smuzhiyun 		struct stm32_gpio_dsc gpio_dsc;
107*4882a593Smuzhiyun 		struct stm32_gpio_ctl gpio_ctl;
108*4882a593Smuzhiyun 		int i;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		len = fdtdec_get_int_array_count(gd->fdt_blob, offset,
111*4882a593Smuzhiyun 						 "pinmux", pin_mux,
112*4882a593Smuzhiyun 						 ARRAY_SIZE(pin_mux));
113*4882a593Smuzhiyun 		debug("%s: no of pinmux entries= %d\n", __func__, len);
114*4882a593Smuzhiyun 		if (len < 0)
115*4882a593Smuzhiyun 			return -EINVAL;
116*4882a593Smuzhiyun 		for (i = 0; i < len; i++) {
117*4882a593Smuzhiyun 			struct gpio_desc desc;
118*4882a593Smuzhiyun 			debug("%s: pinmux = %x\n", __func__, *(pin_mux + i));
119*4882a593Smuzhiyun 			prep_gpio_dsc(&gpio_dsc, *(pin_mux + i));
120*4882a593Smuzhiyun 			prep_gpio_ctl(&gpio_ctl, *(pin_mux + i), offset);
121*4882a593Smuzhiyun 			rv = uclass_get_device_by_seq(UCLASS_GPIO,
122*4882a593Smuzhiyun 						      gpio_dsc.port, &desc.dev);
123*4882a593Smuzhiyun 			if (rv)
124*4882a593Smuzhiyun 				return rv;
125*4882a593Smuzhiyun 			desc.offset = gpio_dsc.pin;
126*4882a593Smuzhiyun 			rv = stm32_gpio_config(&desc, &gpio_ctl);
127*4882a593Smuzhiyun 			debug("%s: rv = %d\n\n", __func__, rv);
128*4882a593Smuzhiyun 			if (rv)
129*4882a593Smuzhiyun 				return rv;
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(PINCTRL_FULL)
stm32_pinctrl_set_state(struct udevice * dev,struct udevice * config)137*4882a593Smuzhiyun static int stm32_pinctrl_set_state(struct udevice *dev, struct udevice *config)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	return stm32_pinctrl_config(dev_of_offset(config));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun #else /* PINCTRL_FULL */
stm32_pinctrl_set_state_simple(struct udevice * dev,struct udevice * periph)142*4882a593Smuzhiyun static int stm32_pinctrl_set_state_simple(struct udevice *dev,
143*4882a593Smuzhiyun 					  struct udevice *periph)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	const void *fdt = gd->fdt_blob;
146*4882a593Smuzhiyun 	const fdt32_t *list;
147*4882a593Smuzhiyun 	uint32_t phandle;
148*4882a593Smuzhiyun 	int config_node;
149*4882a593Smuzhiyun 	int size, i, ret;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	list = fdt_getprop(fdt, dev_of_offset(periph), "pinctrl-0", &size);
152*4882a593Smuzhiyun 	if (!list)
153*4882a593Smuzhiyun 		return -EINVAL;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	debug("%s: periph->name = %s\n", __func__, periph->name);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	size /= sizeof(*list);
158*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
159*4882a593Smuzhiyun 		phandle = fdt32_to_cpu(*list++);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		config_node = fdt_node_offset_by_phandle(fdt, phandle);
162*4882a593Smuzhiyun 		if (config_node < 0) {
163*4882a593Smuzhiyun 			pr_err("prop pinctrl-0 index %d invalid phandle\n", i);
164*4882a593Smuzhiyun 			return -EINVAL;
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		ret = stm32_pinctrl_config(config_node);
168*4882a593Smuzhiyun 		if (ret)
169*4882a593Smuzhiyun 			return ret;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #endif /* PINCTRL_FULL */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct pinctrl_ops stm32_pinctrl_ops = {
177*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(PINCTRL_FULL)
178*4882a593Smuzhiyun 	.set_state		= stm32_pinctrl_set_state,
179*4882a593Smuzhiyun #else /* PINCTRL_FULL */
180*4882a593Smuzhiyun 	.set_state_simple	= stm32_pinctrl_set_state_simple,
181*4882a593Smuzhiyun #endif /* PINCTRL_FULL */
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const struct udevice_id stm32_pinctrl_ids[] = {
185*4882a593Smuzhiyun 	{ .compatible = "st,stm32f746-pinctrl" },
186*4882a593Smuzhiyun 	{ }
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_stm32) = {
190*4882a593Smuzhiyun 	.name		= "pinctrl_stm32",
191*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
192*4882a593Smuzhiyun 	.of_match	= stm32_pinctrl_ids,
193*4882a593Smuzhiyun 	.ops		= &stm32_pinctrl_ops,
194*4882a593Smuzhiyun 	.bind		= dm_scan_fdt_dev,
195*4882a593Smuzhiyun };
196