1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Pinctrl driver for STMicroelectronics STi SoCs
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2017
5*4882a593Smuzhiyun * Patrice Chotard <patrice.chotard@st.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <bitfield.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include <syscon.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <dm/pinctrl.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MAX_STI_PINCONF_ENTRIES 7
22*4882a593Smuzhiyun /* Output enable */
23*4882a593Smuzhiyun #define OE (1 << 27)
24*4882a593Smuzhiyun /* Pull Up */
25*4882a593Smuzhiyun #define PU (1 << 26)
26*4882a593Smuzhiyun /* Open Drain */
27*4882a593Smuzhiyun #define OD (1 << 25)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* User-frendly defines for Pin Direction */
30*4882a593Smuzhiyun /* oe = 0, pu = 0, od = 0 */
31*4882a593Smuzhiyun #define IN (0)
32*4882a593Smuzhiyun /* oe = 0, pu = 1, od = 0 */
33*4882a593Smuzhiyun #define IN_PU (PU)
34*4882a593Smuzhiyun /* oe = 1, pu = 0, od = 0 */
35*4882a593Smuzhiyun #define OUT (OE)
36*4882a593Smuzhiyun /* oe = 1, pu = 1, od = 0 */
37*4882a593Smuzhiyun #define OUT_PU (OE | PU)
38*4882a593Smuzhiyun /* oe = 1, pu = 0, od = 1 */
39*4882a593Smuzhiyun #define BIDIR (OE | OD)
40*4882a593Smuzhiyun /* oe = 1, pu = 1, od = 1 */
41*4882a593Smuzhiyun #define BIDIR_PU (OE | PU | OD)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct sti_pinctrl_platdata {
44*4882a593Smuzhiyun struct regmap *regmap;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct sti_pin_desc {
48*4882a593Smuzhiyun unsigned char bank;
49*4882a593Smuzhiyun unsigned char pin;
50*4882a593Smuzhiyun unsigned char alt;
51*4882a593Smuzhiyun int dir;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * PIO alternative Function selector
56*4882a593Smuzhiyun */
sti_alternate_select(struct udevice * dev,struct sti_pin_desc * pin_desc)57*4882a593Smuzhiyun void sti_alternate_select(struct udevice *dev, struct sti_pin_desc *pin_desc)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
60*4882a593Smuzhiyun unsigned long sysconf, *sysconfreg;
61*4882a593Smuzhiyun int alt = pin_desc->alt;
62*4882a593Smuzhiyun int bank = pin_desc->bank;
63*4882a593Smuzhiyun int pin = pin_desc->pin;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun sysconfreg = (unsigned long *)plat->regmap->base;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun switch (bank) {
68*4882a593Smuzhiyun case 0 ... 5: /* in "SBC Bank" */
69*4882a593Smuzhiyun sysconfreg += bank;
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun case 10 ... 20: /* in "FRONT Bank" */
72*4882a593Smuzhiyun sysconfreg += bank - 10;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun case 30 ... 35: /* in "REAR Bank" */
75*4882a593Smuzhiyun sysconfreg += bank - 30;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun case 40 ... 42: /* in "FLASH Bank" */
78*4882a593Smuzhiyun sysconfreg += bank - 40;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun default:
81*4882a593Smuzhiyun BUG();
82*4882a593Smuzhiyun return;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun sysconf = readl(sysconfreg);
86*4882a593Smuzhiyun sysconf = bitfield_replace(sysconf, pin * 4, 3, alt);
87*4882a593Smuzhiyun writel(sysconf, sysconfreg);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* pin configuration */
sti_pin_configure(struct udevice * dev,struct sti_pin_desc * pin_desc)91*4882a593Smuzhiyun void sti_pin_configure(struct udevice *dev, struct sti_pin_desc *pin_desc)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
94*4882a593Smuzhiyun int bit;
95*4882a593Smuzhiyun int oe = 0, pu = 0, od = 0;
96*4882a593Smuzhiyun unsigned long *sysconfreg;
97*4882a593Smuzhiyun int bank = pin_desc->bank;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun sysconfreg = (unsigned long *)plat->regmap->base + 40;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * NOTE: The PIO configuration for the PIO pins in the
103*4882a593Smuzhiyun * "FLASH Bank" are different from all the other banks!
104*4882a593Smuzhiyun * Specifically, the output-enable pin control register
105*4882a593Smuzhiyun * (SYS_CFG_3040) and the pull-up pin control register
106*4882a593Smuzhiyun * (SYS_CFG_3050), are both classed as being "reserved".
107*4882a593Smuzhiyun * Hence, we do not write to these registers to configure
108*4882a593Smuzhiyun * the OE and PU features for PIOs in this bank. However,
109*4882a593Smuzhiyun * the open-drain pin control register (SYS_CFG_3060)
110*4882a593Smuzhiyun * follows the style of the other banks, and so we can
111*4882a593Smuzhiyun * treat that register normally.
112*4882a593Smuzhiyun *
113*4882a593Smuzhiyun * Being pedantic, we should configure the PU and PD features
114*4882a593Smuzhiyun * in the "FLASH Bank" explicitly instead using the four
115*4882a593Smuzhiyun * SYS_CFG registers: 3080, 3081, 3085, and 3086. However, this
116*4882a593Smuzhiyun * would necessitate passing in the alternate function number
117*4882a593Smuzhiyun * to this function, and adding some horrible complexity here.
118*4882a593Smuzhiyun * Alternatively, we could just perform 4 32-bit "pokes" to
119*4882a593Smuzhiyun * these four SYS_CFG registers early in the initialization.
120*4882a593Smuzhiyun * In practice, these four SYS_CFG registers are correct
121*4882a593Smuzhiyun * after a reset, and U-Boot does not need to change them, so
122*4882a593Smuzhiyun * we (cheat and) rely on these registers being correct.
123*4882a593Smuzhiyun * WARNING: Please be aware of this (pragmatic) behaviour!
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun int flashss = 0; /* bool: PIO in the Flash Sub-System ? */
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun switch (pin_desc->dir) {
128*4882a593Smuzhiyun case IN:
129*4882a593Smuzhiyun oe = 0; pu = 0; od = 0;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case IN_PU:
132*4882a593Smuzhiyun oe = 0; pu = 1; od = 0;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case OUT:
135*4882a593Smuzhiyun oe = 1; pu = 0; od = 0;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case BIDIR:
138*4882a593Smuzhiyun oe = 1; pu = 0; od = 1;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun case BIDIR_PU:
141*4882a593Smuzhiyun oe = 1; pu = 1; od = 1;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun pr_err("%s invalid direction value: 0x%x\n",
146*4882a593Smuzhiyun __func__, pin_desc->dir);
147*4882a593Smuzhiyun BUG();
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun switch (bank) {
152*4882a593Smuzhiyun case 0 ... 5: /* in "SBC Bank" */
153*4882a593Smuzhiyun sysconfreg += bank / 4;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case 10 ... 20: /* in "FRONT Bank" */
156*4882a593Smuzhiyun bank -= 10;
157*4882a593Smuzhiyun sysconfreg += bank / 4;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun case 30 ... 35: /* in "REAR Bank" */
160*4882a593Smuzhiyun bank -= 30;
161*4882a593Smuzhiyun sysconfreg += bank / 4;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case 40 ... 42: /* in "FLASH Bank" */
164*4882a593Smuzhiyun bank -= 40;
165*4882a593Smuzhiyun sysconfreg += bank / 4;
166*4882a593Smuzhiyun flashss = 1; /* pin is in the Flash Sub-System */
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun default:
169*4882a593Smuzhiyun BUG();
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun bit = ((bank * 8) + pin_desc->pin) % 32;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * set the "Output Enable" pin control
177*4882a593Smuzhiyun * but, do nothing if in the flashSS
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun if (!flashss) {
180*4882a593Smuzhiyun if (oe)
181*4882a593Smuzhiyun generic_set_bit(bit, sysconfreg);
182*4882a593Smuzhiyun else
183*4882a593Smuzhiyun generic_clear_bit(bit, sysconfreg);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun sysconfreg += 10; /* skip to next set of syscfg registers */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * set the "Pull Up" pin control
190*4882a593Smuzhiyun * but, do nothing if in the FlashSS
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (!flashss) {
194*4882a593Smuzhiyun if (pu)
195*4882a593Smuzhiyun generic_set_bit(bit, sysconfreg);
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun generic_clear_bit(bit, sysconfreg);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun sysconfreg += 10; /* skip to next set of syscfg registers */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* set the "Open Drain Enable" pin control */
203*4882a593Smuzhiyun if (od)
204*4882a593Smuzhiyun generic_set_bit(bit, sysconfreg);
205*4882a593Smuzhiyun else
206*4882a593Smuzhiyun generic_clear_bit(bit, sysconfreg);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
sti_pinctrl_set_state(struct udevice * dev,struct udevice * config)210*4882a593Smuzhiyun static int sti_pinctrl_set_state(struct udevice *dev, struct udevice *config)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct fdtdec_phandle_args args;
213*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
214*4882a593Smuzhiyun const char *prop_name;
215*4882a593Smuzhiyun int node = dev_of_offset(config);
216*4882a593Smuzhiyun int property_offset, prop_len;
217*4882a593Smuzhiyun int pinconf_node, ret, count;
218*4882a593Smuzhiyun const char *bank_name;
219*4882a593Smuzhiyun u32 cells[MAX_STI_PINCONF_ENTRIES];
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct sti_pin_desc pin_desc;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* go to next node "st,pins" which contains the pins configuration */
224*4882a593Smuzhiyun pinconf_node = fdt_subnode_offset(blob, node, "st,pins");
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * parse each pins configuration which looks like :
228*4882a593Smuzhiyun * pin_name = <bank_phandle pin_nb alt dir rt_type rt_delay rt_clk>
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun fdt_for_each_property_offset(property_offset, blob, pinconf_node) {
232*4882a593Smuzhiyun fdt_getprop_by_offset(blob, property_offset, &prop_name,
233*4882a593Smuzhiyun &prop_len);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* extract the bank of the pin description */
236*4882a593Smuzhiyun ret = fdtdec_parse_phandle_with_args(blob, pinconf_node,
237*4882a593Smuzhiyun prop_name, "#gpio-cells",
238*4882a593Smuzhiyun 0, 0, &args);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun pr_err("Can't get the gpio bank phandle: %d\n", ret);
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun bank_name = fdt_getprop(blob, args.node, "st,bank-name",
245*4882a593Smuzhiyun &count);
246*4882a593Smuzhiyun if (count < 0) {
247*4882a593Smuzhiyun pr_err("Can't find bank-name property %d\n", count);
248*4882a593Smuzhiyun return -EINVAL;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun pin_desc.bank = trailing_strtoln(bank_name, NULL);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun count = fdtdec_get_int_array_count(blob, pinconf_node,
254*4882a593Smuzhiyun prop_name, cells,
255*4882a593Smuzhiyun ARRAY_SIZE(cells));
256*4882a593Smuzhiyun if (count < 0) {
257*4882a593Smuzhiyun pr_err("Bad pin configuration array %d\n", count);
258*4882a593Smuzhiyun return -EINVAL;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (count > MAX_STI_PINCONF_ENTRIES) {
262*4882a593Smuzhiyun pr_err("Unsupported pinconf array count %d\n", count);
263*4882a593Smuzhiyun return -EINVAL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun pin_desc.pin = cells[1];
267*4882a593Smuzhiyun pin_desc.alt = cells[2];
268*4882a593Smuzhiyun pin_desc.dir = cells[3];
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun sti_alternate_select(dev, &pin_desc);
271*4882a593Smuzhiyun sti_pin_configure(dev, &pin_desc);
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
sti_pinctrl_probe(struct udevice * dev)277*4882a593Smuzhiyun static int sti_pinctrl_probe(struct udevice *dev)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
280*4882a593Smuzhiyun struct udevice *syscon;
281*4882a593Smuzhiyun int err;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* get corresponding syscon phandle */
284*4882a593Smuzhiyun err = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
285*4882a593Smuzhiyun "st,syscfg", &syscon);
286*4882a593Smuzhiyun if (err) {
287*4882a593Smuzhiyun pr_err("unable to find syscon device\n");
288*4882a593Smuzhiyun return err;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun plat->regmap = syscon_get_regmap(syscon);
292*4882a593Smuzhiyun if (!plat->regmap) {
293*4882a593Smuzhiyun pr_err("unable to find regmap\n");
294*4882a593Smuzhiyun return -ENODEV;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const struct udevice_id sti_pinctrl_ids[] = {
301*4882a593Smuzhiyun { .compatible = "st,stih407-sbc-pinctrl" },
302*4882a593Smuzhiyun { .compatible = "st,stih407-front-pinctrl" },
303*4882a593Smuzhiyun { .compatible = "st,stih407-rear-pinctrl" },
304*4882a593Smuzhiyun { .compatible = "st,stih407-flash-pinctrl" },
305*4882a593Smuzhiyun { }
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun const struct pinctrl_ops sti_pinctrl_ops = {
309*4882a593Smuzhiyun .set_state = sti_pinctrl_set_state,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_sti) = {
313*4882a593Smuzhiyun .name = "pinctrl_sti",
314*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
315*4882a593Smuzhiyun .of_match = sti_pinctrl_ids,
316*4882a593Smuzhiyun .ops = &sti_pinctrl_ops,
317*4882a593Smuzhiyun .probe = sti_pinctrl_probe,
318*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct sti_pinctrl_platdata),
319*4882a593Smuzhiyun .ops = &sti_pinctrl_ops,
320*4882a593Smuzhiyun };
321