xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/pinctrl-single.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) EETS GmbH, 2017, Felix Brack <f.brack@eets.ch>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <dm/pinctrl.h>
10*4882a593Smuzhiyun #include <linux/libfdt.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct single_pdata {
16*4882a593Smuzhiyun 	fdt_addr_t base;	/* first configuration register */
17*4882a593Smuzhiyun 	int offset;		/* index of last configuration register */
18*4882a593Smuzhiyun 	u32 mask;		/* configuration-value mask bits */
19*4882a593Smuzhiyun 	int width;		/* configuration register bit width */
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct single_fdt_pin_cfg {
23*4882a593Smuzhiyun 	fdt32_t reg;		/* configuration register offset */
24*4882a593Smuzhiyun 	fdt32_t val;		/* configuration register value */
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /**
28*4882a593Smuzhiyun  * single_configure_pins() - Configure pins based on FDT data
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * @dev: Pointer to single pin configuration device which is the parent of
31*4882a593Smuzhiyun  *       the pins node holding the pin configuration data.
32*4882a593Smuzhiyun  * @pins: Pointer to the first element of an array of register/value pairs
33*4882a593Smuzhiyun  *        of type 'struct single_fdt_pin_cfg'. Each such pair describes the
34*4882a593Smuzhiyun  *        the pin to be configured and the value to be used for configuration.
35*4882a593Smuzhiyun  *        This pointer points to a 'pinctrl-single,pins' property in the
36*4882a593Smuzhiyun  *        device-tree.
37*4882a593Smuzhiyun  * @size: Size of the 'pins' array in bytes.
38*4882a593Smuzhiyun  *        The number of register/value pairs in the 'pins' array therefore
39*4882a593Smuzhiyun  *        equals to 'size / sizeof(struct single_fdt_pin_cfg)'.
40*4882a593Smuzhiyun  */
single_configure_pins(struct udevice * dev,const struct single_fdt_pin_cfg * pins,int size)41*4882a593Smuzhiyun static int single_configure_pins(struct udevice *dev,
42*4882a593Smuzhiyun 				 const struct single_fdt_pin_cfg *pins,
43*4882a593Smuzhiyun 				 int size)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct single_pdata *pdata = dev->platdata;
46*4882a593Smuzhiyun 	int count = size / sizeof(struct single_fdt_pin_cfg);
47*4882a593Smuzhiyun 	int n, reg;
48*4882a593Smuzhiyun 	u32 val;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	for (n = 0; n < count; n++, pins++) {
51*4882a593Smuzhiyun 		reg = fdt32_to_cpu(pins->reg);
52*4882a593Smuzhiyun 		if ((reg < 0) || (reg > pdata->offset)) {
53*4882a593Smuzhiyun 			dev_dbg(dev, "  invalid register offset 0x%08x\n", reg);
54*4882a593Smuzhiyun 			continue;
55*4882a593Smuzhiyun 		}
56*4882a593Smuzhiyun 		reg += pdata->base;
57*4882a593Smuzhiyun 		val = fdt32_to_cpu(pins->val) & pdata->mask;
58*4882a593Smuzhiyun 		switch (pdata->width) {
59*4882a593Smuzhiyun 		case 16:
60*4882a593Smuzhiyun 			writew((readw(reg) & ~pdata->mask) | val, reg);
61*4882a593Smuzhiyun 			break;
62*4882a593Smuzhiyun 		case 32:
63*4882a593Smuzhiyun 			writel((readl(reg) & ~pdata->mask) | val, reg);
64*4882a593Smuzhiyun 			break;
65*4882a593Smuzhiyun 		default:
66*4882a593Smuzhiyun 			dev_warn(dev, "unsupported register width %i\n",
67*4882a593Smuzhiyun 				 pdata->width);
68*4882a593Smuzhiyun 			continue;
69*4882a593Smuzhiyun 		}
70*4882a593Smuzhiyun 		dev_dbg(dev, "  reg/val 0x%08x/0x%08x\n",reg, val);
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 	return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
single_set_state(struct udevice * dev,struct udevice * config)75*4882a593Smuzhiyun static int single_set_state(struct udevice *dev,
76*4882a593Smuzhiyun 			    struct udevice *config)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	const void *fdt = gd->fdt_blob;
79*4882a593Smuzhiyun 	const struct single_fdt_pin_cfg *prop;
80*4882a593Smuzhiyun 	int len;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	prop = fdt_getprop(fdt, dev_of_offset(config), "pinctrl-single,pins",
83*4882a593Smuzhiyun 			   &len);
84*4882a593Smuzhiyun 	if (prop) {
85*4882a593Smuzhiyun 		dev_dbg(dev, "configuring pins for %s\n", config->name);
86*4882a593Smuzhiyun 		if (len % sizeof(struct single_fdt_pin_cfg)) {
87*4882a593Smuzhiyun 			dev_dbg(dev, "  invalid pin configuration in fdt\n");
88*4882a593Smuzhiyun 			return -FDT_ERR_BADSTRUCTURE;
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 		single_configure_pins(dev, prop, len);
91*4882a593Smuzhiyun 		len = 0;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return len;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
single_ofdata_to_platdata(struct udevice * dev)97*4882a593Smuzhiyun static int single_ofdata_to_platdata(struct udevice *dev)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	fdt_addr_t addr;
100*4882a593Smuzhiyun 	u32 of_reg[2];
101*4882a593Smuzhiyun 	int res;
102*4882a593Smuzhiyun 	struct single_pdata *pdata = dev->platdata;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	pdata->width = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
105*4882a593Smuzhiyun 				      "pinctrl-single,register-width", 0);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	res = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
108*4882a593Smuzhiyun 				   "reg", of_reg, 2);
109*4882a593Smuzhiyun 	if (res)
110*4882a593Smuzhiyun 		return res;
111*4882a593Smuzhiyun 	pdata->offset = of_reg[1] - pdata->width / 8;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
114*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE) {
115*4882a593Smuzhiyun 		dev_dbg(dev, "no valid base register address\n");
116*4882a593Smuzhiyun 		return -EINVAL;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	pdata->base = addr;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	pdata->mask = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
121*4882a593Smuzhiyun 				     "pinctrl-single,function-mask",
122*4882a593Smuzhiyun 				     0xffffffff);
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun const struct pinctrl_ops single_pinctrl_ops = {
127*4882a593Smuzhiyun 	.set_state = single_set_state,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static const struct udevice_id single_pinctrl_match[] = {
131*4882a593Smuzhiyun 	{ .compatible = "pinctrl-single" },
132*4882a593Smuzhiyun 	{ /* sentinel */ }
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun U_BOOT_DRIVER(single_pinctrl) = {
136*4882a593Smuzhiyun 	.name = "single-pinctrl",
137*4882a593Smuzhiyun 	.id = UCLASS_PINCTRL,
138*4882a593Smuzhiyun 	.of_match = single_pinctrl_match,
139*4882a593Smuzhiyun 	.ops = &single_pinctrl_ops,
140*4882a593Smuzhiyun 	.flags = DM_FLAG_PRE_RELOC,
141*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct single_pdata),
142*4882a593Smuzhiyun 	.ofdata_to_platdata = single_ofdata_to_platdata,
143*4882a593Smuzhiyun };
144