xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/mvebu/pinctrl-mvebu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Marvell International Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  * https://spdx.org/licenses
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dm/pinctrl.h>
14*4882a593Smuzhiyun #include <dm/root.h>
15*4882a593Smuzhiyun #include <asm/system.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch-armada8k/soc-info.h>
18*4882a593Smuzhiyun #include "pinctrl-mvebu.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * mvebu_pinctrl_set_state: configure pin functions.
24*4882a593Smuzhiyun  * @dev: the pinctrl device to be configured.
25*4882a593Smuzhiyun  * @config: the state to be configured.
26*4882a593Smuzhiyun  * @return: 0 in success
27*4882a593Smuzhiyun  */
mvebu_pinctrl_set_state(struct udevice * dev,struct udevice * config)28*4882a593Smuzhiyun int mvebu_pinctrl_set_state(struct udevice *dev, struct udevice *config)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
31*4882a593Smuzhiyun 	int node = dev_of_offset(config);
32*4882a593Smuzhiyun 	struct mvebu_pinctrl_priv *priv;
33*4882a593Smuzhiyun 	u32 pin_arr[MVEBU_MAX_PINS_PER_BANK];
34*4882a593Smuzhiyun 	u32 function;
35*4882a593Smuzhiyun 	int i, pin_count;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	priv = dev_get_priv(dev);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	pin_count = fdtdec_get_int_array_count(blob, node,
40*4882a593Smuzhiyun 					       "marvell,pins",
41*4882a593Smuzhiyun 					       pin_arr,
42*4882a593Smuzhiyun 					       MVEBU_MAX_PINS_PER_BANK);
43*4882a593Smuzhiyun 	if (pin_count <= 0) {
44*4882a593Smuzhiyun 		debug("Failed reading pins array for pinconfig %s (%d)\n",
45*4882a593Smuzhiyun 		      config->name, pin_count);
46*4882a593Smuzhiyun 		return -EINVAL;
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	function = fdtdec_get_int(blob, node, "marvell,function", 0xff);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	for (i = 0; i < pin_count; i++) {
52*4882a593Smuzhiyun 	int reg_offset;
53*4882a593Smuzhiyun 	int field_offset;
54*4882a593Smuzhiyun 		int pin = pin_arr[i];
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 		if (function > priv->max_func) {
57*4882a593Smuzhiyun 			debug("Illegal function %d for pinconfig %s\n",
58*4882a593Smuzhiyun 			      function, config->name);
59*4882a593Smuzhiyun 			return -EINVAL;
60*4882a593Smuzhiyun 		}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		/* Calculate register address and bit in register */
63*4882a593Smuzhiyun 		reg_offset   = priv->reg_direction * 4 *
64*4882a593Smuzhiyun 					(pin >> (PIN_REG_SHIFT));
65*4882a593Smuzhiyun 		field_offset = (BITS_PER_PIN) * (pin & PIN_FIELD_MASK);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 		clrsetbits_le32(priv->base_reg + reg_offset,
68*4882a593Smuzhiyun 				PIN_FUNC_MASK << field_offset,
69*4882a593Smuzhiyun 				(function & PIN_FUNC_MASK) << field_offset);
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * mvebu_pinctrl_set_state_all: configure the entire bank pin functions.
77*4882a593Smuzhiyun  * @dev: the pinctrl device to be configured.
78*4882a593Smuzhiyun  * @config: the state to be configured.
79*4882a593Smuzhiyun  * @return: 0 in success
80*4882a593Smuzhiyun  */
mvebu_pinctrl_set_state_all(struct udevice * dev,struct udevice * config)81*4882a593Smuzhiyun static int mvebu_pinctrl_set_state_all(struct udevice *dev,
82*4882a593Smuzhiyun 				       struct udevice *config)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
85*4882a593Smuzhiyun 	int node = dev_of_offset(config);
86*4882a593Smuzhiyun 	struct mvebu_pinctrl_priv *priv;
87*4882a593Smuzhiyun 	u32 func_arr[MVEBU_MAX_PINS_PER_BANK];
88*4882a593Smuzhiyun 	int pin, err;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	priv = dev_get_priv(dev);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	err = fdtdec_get_int_array(blob, node, "pin-func",
93*4882a593Smuzhiyun 				   func_arr, priv->pin_cnt);
94*4882a593Smuzhiyun 	if (err) {
95*4882a593Smuzhiyun 		debug("Failed reading pin functions for bank %s\n",
96*4882a593Smuzhiyun 		      priv->bank_name);
97*4882a593Smuzhiyun 		return -EINVAL;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	for (pin = 0; pin < priv->pin_cnt; pin++) {
101*4882a593Smuzhiyun 		int reg_offset;
102*4882a593Smuzhiyun 		int field_offset;
103*4882a593Smuzhiyun 		u32 func = func_arr[pin];
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		/* Bypass pins with function 0xFF */
106*4882a593Smuzhiyun 		if (func == 0xff) {
107*4882a593Smuzhiyun 			debug("Warning: pin %d value is not modified ", pin);
108*4882a593Smuzhiyun 			debug("(kept as default)\n");
109*4882a593Smuzhiyun 			continue;
110*4882a593Smuzhiyun 		} else if (func > priv->max_func) {
111*4882a593Smuzhiyun 			debug("Illegal function %d for pin %d\n", func, pin);
112*4882a593Smuzhiyun 			return -EINVAL;
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		/* Calculate register address and bit in register */
116*4882a593Smuzhiyun 		reg_offset   = priv->reg_direction * 4 *
117*4882a593Smuzhiyun 					(pin >> (PIN_REG_SHIFT));
118*4882a593Smuzhiyun 		field_offset = (BITS_PER_PIN) * (pin & PIN_FIELD_MASK);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		clrsetbits_le32(priv->base_reg + reg_offset,
121*4882a593Smuzhiyun 				PIN_FUNC_MASK << field_offset,
122*4882a593Smuzhiyun 				(func & PIN_FUNC_MASK) << field_offset);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
mvebu_pinctl_probe(struct udevice * dev)128*4882a593Smuzhiyun int mvebu_pinctl_probe(struct udevice *dev)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
131*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
132*4882a593Smuzhiyun 	struct mvebu_pinctrl_priv *priv;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	priv = dev_get_priv(dev);
135*4882a593Smuzhiyun 	if (!priv) {
136*4882a593Smuzhiyun 		debug("%s: Failed to get private\n", __func__);
137*4882a593Smuzhiyun 		return -EINVAL;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	priv->base_reg = devfdt_get_addr_ptr(dev);
141*4882a593Smuzhiyun 	if (priv->base_reg == (void *)FDT_ADDR_T_NONE) {
142*4882a593Smuzhiyun 		debug("%s: Failed to get base address\n", __func__);
143*4882a593Smuzhiyun 		return -EINVAL;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	priv->pin_cnt   = fdtdec_get_int(blob, node, "pin-count",
147*4882a593Smuzhiyun 					MVEBU_MAX_PINS_PER_BANK);
148*4882a593Smuzhiyun 	priv->max_func  = fdtdec_get_int(blob, node, "max-func",
149*4882a593Smuzhiyun 					 MVEBU_MAX_FUNC);
150*4882a593Smuzhiyun 	priv->bank_name = fdt_getprop(blob, node, "bank-name", NULL);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	priv->reg_direction = 1;
153*4882a593Smuzhiyun 	if (fdtdec_get_bool(blob, node, "reverse-reg"))
154*4882a593Smuzhiyun 		priv->reg_direction = -1;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return mvebu_pinctrl_set_state_all(dev, dev);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static struct pinctrl_ops mvebu_pinctrl_ops = {
160*4882a593Smuzhiyun 	.set_state	= mvebu_pinctrl_set_state
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct udevice_id mvebu_pinctrl_ids[] = {
164*4882a593Smuzhiyun 	{ .compatible = "marvell,mvebu-pinctrl" },
165*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-ap806-pinctrl" },
166*4882a593Smuzhiyun 	{ .compatible = "marvell,a70x0-pinctrl" },
167*4882a593Smuzhiyun 	{ .compatible = "marvell,a80x0-cp0-pinctrl" },
168*4882a593Smuzhiyun 	{ .compatible = "marvell,a80x0-cp1-pinctrl" },
169*4882a593Smuzhiyun 	{ }
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_mvebu) = {
173*4882a593Smuzhiyun 	.name		= "mvebu_pinctrl",
174*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
175*4882a593Smuzhiyun 	.of_match	= mvebu_pinctrl_ids,
176*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct mvebu_pinctrl_priv),
177*4882a593Smuzhiyun 	.ops		= &mvebu_pinctrl_ops,
178*4882a593Smuzhiyun 	.probe		= mvebu_pinctl_probe
179*4882a593Smuzhiyun };
180