1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * U-Boot Marvell 37xx SoC pinctrl driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2017 Stefan Roese <sr@denx.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This driver is based on the Linux driver version, which is:
7*4882a593Smuzhiyun * Copyright (C) 2017 Marvell
8*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Additionally parts are derived from the Meson U-Boot pinctrl driver,
11*4882a593Smuzhiyun * which is:
12*4882a593Smuzhiyun * (C) Copyright 2016 - Beniamino Galvani <b.galvani@gmail.com>
13*4882a593Smuzhiyun * Based on code from Linux kernel:
14*4882a593Smuzhiyun * Copyright (C) 2016 Endless Mobile, Inc.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
17*4882a593Smuzhiyun * https://spdx.org/licenses
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <config.h>
22*4882a593Smuzhiyun #include <dm.h>
23*4882a593Smuzhiyun #include <dm/device-internal.h>
24*4882a593Smuzhiyun #include <dm/lists.h>
25*4882a593Smuzhiyun #include <dm/pinctrl.h>
26*4882a593Smuzhiyun #include <dm/root.h>
27*4882a593Smuzhiyun #include <errno.h>
28*4882a593Smuzhiyun #include <fdtdec.h>
29*4882a593Smuzhiyun #include <regmap.h>
30*4882a593Smuzhiyun #include <asm/gpio.h>
31*4882a593Smuzhiyun #include <asm/system.h>
32*4882a593Smuzhiyun #include <asm/io.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define OUTPUT_EN 0x0
37*4882a593Smuzhiyun #define INPUT_VAL 0x10
38*4882a593Smuzhiyun #define OUTPUT_VAL 0x18
39*4882a593Smuzhiyun #define OUTPUT_CTL 0x20
40*4882a593Smuzhiyun #define SELECTION 0x30
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define IRQ_EN 0x0
43*4882a593Smuzhiyun #define IRQ_POL 0x08
44*4882a593Smuzhiyun #define IRQ_STATUS 0x10
45*4882a593Smuzhiyun #define IRQ_WKUP 0x18
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define NB_FUNCS 2
48*4882a593Smuzhiyun #define GPIO_PER_REG 32
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun * struct armada_37xx_pin_group: represents group of pins of a pinmux function.
52*4882a593Smuzhiyun * The pins of a pinmux groups are composed of one or two groups of contiguous
53*4882a593Smuzhiyun * pins.
54*4882a593Smuzhiyun * @name: Name of the pin group, used to lookup the group.
55*4882a593Smuzhiyun * @start_pins: Index of the first pin of the main range of pins belonging to
56*4882a593Smuzhiyun * the group
57*4882a593Smuzhiyun * @npins: Number of pins included in the first range
58*4882a593Smuzhiyun * @reg_mask: Bit mask matching the group in the selection register
59*4882a593Smuzhiyun * @extra_pins: Index of the first pin of the optional second range of pins
60*4882a593Smuzhiyun * belonging to the group
61*4882a593Smuzhiyun * @npins: Number of pins included in the second optional range
62*4882a593Smuzhiyun * @funcs: A list of pinmux functions that can be selected for this group.
63*4882a593Smuzhiyun * @pins: List of the pins included in the group
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun struct armada_37xx_pin_group {
66*4882a593Smuzhiyun const char *name;
67*4882a593Smuzhiyun unsigned int start_pin;
68*4882a593Smuzhiyun unsigned int npins;
69*4882a593Smuzhiyun u32 reg_mask;
70*4882a593Smuzhiyun u32 val[NB_FUNCS];
71*4882a593Smuzhiyun unsigned int extra_pin;
72*4882a593Smuzhiyun unsigned int extra_npins;
73*4882a593Smuzhiyun const char *funcs[NB_FUNCS];
74*4882a593Smuzhiyun unsigned int *pins;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct armada_37xx_pin_data {
78*4882a593Smuzhiyun u8 nr_pins;
79*4882a593Smuzhiyun char *name;
80*4882a593Smuzhiyun struct armada_37xx_pin_group *groups;
81*4882a593Smuzhiyun int ngroups;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct armada_37xx_pmx_func {
85*4882a593Smuzhiyun const char *name;
86*4882a593Smuzhiyun const char **groups;
87*4882a593Smuzhiyun unsigned int ngroups;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct armada_37xx_pinctrl {
91*4882a593Smuzhiyun void __iomem *base;
92*4882a593Smuzhiyun const struct armada_37xx_pin_data *data;
93*4882a593Smuzhiyun struct udevice *dev;
94*4882a593Smuzhiyun struct pinctrl_dev *pctl_dev;
95*4882a593Smuzhiyun struct armada_37xx_pin_group *groups;
96*4882a593Smuzhiyun unsigned int ngroups;
97*4882a593Smuzhiyun struct armada_37xx_pmx_func *funcs;
98*4882a593Smuzhiyun unsigned int nfuncs;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define PIN_GRP(_name, _start, _nr, _mask, _func1, _func2) \
102*4882a593Smuzhiyun { \
103*4882a593Smuzhiyun .name = _name, \
104*4882a593Smuzhiyun .start_pin = _start, \
105*4882a593Smuzhiyun .npins = _nr, \
106*4882a593Smuzhiyun .reg_mask = _mask, \
107*4882a593Smuzhiyun .val = {0, _mask}, \
108*4882a593Smuzhiyun .funcs = {_func1, _func2} \
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define PIN_GRP_GPIO(_name, _start, _nr, _mask, _func1) \
112*4882a593Smuzhiyun { \
113*4882a593Smuzhiyun .name = _name, \
114*4882a593Smuzhiyun .start_pin = _start, \
115*4882a593Smuzhiyun .npins = _nr, \
116*4882a593Smuzhiyun .reg_mask = _mask, \
117*4882a593Smuzhiyun .val = {0, _mask}, \
118*4882a593Smuzhiyun .funcs = {_func1, "gpio"} \
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define PIN_GRP_GPIO_2(_name, _start, _nr, _mask, _val1, _val2, _func1) \
122*4882a593Smuzhiyun { \
123*4882a593Smuzhiyun .name = _name, \
124*4882a593Smuzhiyun .start_pin = _start, \
125*4882a593Smuzhiyun .npins = _nr, \
126*4882a593Smuzhiyun .reg_mask = _mask, \
127*4882a593Smuzhiyun .val = {_val1, _val2}, \
128*4882a593Smuzhiyun .funcs = {_func1, "gpio"} \
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define PIN_GRP_EXTRA(_name, _start, _nr, _mask, _v1, _v2, _start2, _nr2, \
132*4882a593Smuzhiyun _f1, _f2) \
133*4882a593Smuzhiyun { \
134*4882a593Smuzhiyun .name = _name, \
135*4882a593Smuzhiyun .start_pin = _start, \
136*4882a593Smuzhiyun .npins = _nr, \
137*4882a593Smuzhiyun .reg_mask = _mask, \
138*4882a593Smuzhiyun .val = {_v1, _v2}, \
139*4882a593Smuzhiyun .extra_pin = _start2, \
140*4882a593Smuzhiyun .extra_npins = _nr2, \
141*4882a593Smuzhiyun .funcs = {_f1, _f2} \
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct armada_37xx_pin_group armada_37xx_nb_groups[] = {
145*4882a593Smuzhiyun PIN_GRP_GPIO("jtag", 20, 5, BIT(0), "jtag"),
146*4882a593Smuzhiyun PIN_GRP_GPIO("sdio0", 8, 3, BIT(1), "sdio"),
147*4882a593Smuzhiyun PIN_GRP_GPIO("emmc_nb", 27, 9, BIT(2), "emmc"),
148*4882a593Smuzhiyun PIN_GRP_GPIO("pwm0", 11, 1, BIT(3), "pwm"),
149*4882a593Smuzhiyun PIN_GRP_GPIO("pwm1", 12, 1, BIT(4), "pwm"),
150*4882a593Smuzhiyun PIN_GRP_GPIO("pwm2", 13, 1, BIT(5), "pwm"),
151*4882a593Smuzhiyun PIN_GRP_GPIO("pwm3", 14, 1, BIT(6), "pwm"),
152*4882a593Smuzhiyun PIN_GRP_GPIO("pmic1", 17, 1, BIT(7), "pmic"),
153*4882a593Smuzhiyun PIN_GRP_GPIO("pmic0", 16, 1, BIT(8), "pmic"),
154*4882a593Smuzhiyun PIN_GRP_GPIO("i2c2", 2, 2, BIT(9), "i2c"),
155*4882a593Smuzhiyun PIN_GRP_GPIO("i2c1", 0, 2, BIT(10), "i2c"),
156*4882a593Smuzhiyun PIN_GRP_GPIO("spi_cs1", 17, 1, BIT(12), "spi"),
157*4882a593Smuzhiyun PIN_GRP_GPIO_2("spi_cs2", 18, 1, BIT(13) | BIT(19), 0, BIT(13), "spi"),
158*4882a593Smuzhiyun PIN_GRP_GPIO_2("spi_cs3", 19, 1, BIT(14) | BIT(19), 0, BIT(14), "spi"),
159*4882a593Smuzhiyun PIN_GRP_GPIO("onewire", 4, 1, BIT(16), "onewire"),
160*4882a593Smuzhiyun PIN_GRP_GPIO("uart1", 25, 2, BIT(17), "uart"),
161*4882a593Smuzhiyun PIN_GRP_GPIO("spi_quad", 15, 2, BIT(18), "spi"),
162*4882a593Smuzhiyun PIN_GRP_EXTRA("uart2", 9, 2, BIT(1) | BIT(13) | BIT(14) | BIT(19),
163*4882a593Smuzhiyun BIT(1) | BIT(13) | BIT(14), BIT(1) | BIT(19),
164*4882a593Smuzhiyun 18, 2, "gpio", "uart"),
165*4882a593Smuzhiyun PIN_GRP_GPIO("led0_od", 11, 1, BIT(20), "led"),
166*4882a593Smuzhiyun PIN_GRP_GPIO("led1_od", 12, 1, BIT(21), "led"),
167*4882a593Smuzhiyun PIN_GRP_GPIO("led2_od", 13, 1, BIT(22), "led"),
168*4882a593Smuzhiyun PIN_GRP_GPIO("led3_od", 14, 1, BIT(23), "led"),
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static struct armada_37xx_pin_group armada_37xx_sb_groups[] = {
173*4882a593Smuzhiyun PIN_GRP_GPIO("usb32_drvvbus0", 0, 1, BIT(0), "drvbus"),
174*4882a593Smuzhiyun PIN_GRP_GPIO("usb2_drvvbus1", 1, 1, BIT(1), "drvbus"),
175*4882a593Smuzhiyun PIN_GRP_GPIO("sdio_sb", 24, 5, BIT(2), "sdio"),
176*4882a593Smuzhiyun PIN_GRP_EXTRA("rgmii", 6, 14, BIT(3), 0, BIT(3), 23, 1, "mii", "gpio"),
177*4882a593Smuzhiyun PIN_GRP_GPIO("pcie1", 3, 2, BIT(4), "pcie"),
178*4882a593Smuzhiyun PIN_GRP_GPIO("ptp", 20, 3, BIT(5), "ptp"),
179*4882a593Smuzhiyun PIN_GRP("ptp_clk", 21, 1, BIT(6), "ptp", "mii"),
180*4882a593Smuzhiyun PIN_GRP("ptp_trig", 22, 1, BIT(7), "ptp", "mii"),
181*4882a593Smuzhiyun PIN_GRP("mii_col", 23, 1, BIT(8), "mii", "mii_err"),
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun const struct armada_37xx_pin_data armada_37xx_pin_nb = {
185*4882a593Smuzhiyun .nr_pins = 36,
186*4882a593Smuzhiyun .name = "GPIO1",
187*4882a593Smuzhiyun .groups = armada_37xx_nb_groups,
188*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(armada_37xx_nb_groups),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun const struct armada_37xx_pin_data armada_37xx_pin_sb = {
192*4882a593Smuzhiyun .nr_pins = 29,
193*4882a593Smuzhiyun .name = "GPIO2",
194*4882a593Smuzhiyun .groups = armada_37xx_sb_groups,
195*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(armada_37xx_sb_groups),
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
armada_37xx_update_reg(unsigned int * reg,unsigned int offset)198*4882a593Smuzhiyun static inline void armada_37xx_update_reg(unsigned int *reg,
199*4882a593Smuzhiyun unsigned int offset)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun /* We never have more than 2 registers */
202*4882a593Smuzhiyun if (offset >= GPIO_PER_REG) {
203*4882a593Smuzhiyun offset -= GPIO_PER_REG;
204*4882a593Smuzhiyun *reg += sizeof(u32);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
armada_37xx_get_func_reg(struct armada_37xx_pin_group * grp,const char * func)208*4882a593Smuzhiyun static int armada_37xx_get_func_reg(struct armada_37xx_pin_group *grp,
209*4882a593Smuzhiyun const char *func)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun int f;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun for (f = 0; f < NB_FUNCS; f++)
214*4882a593Smuzhiyun if (!strcmp(grp->funcs[f], func))
215*4882a593Smuzhiyun return f;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return -ENOTSUPP;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
armada_37xx_pmx_get_groups_count(struct udevice * dev)220*4882a593Smuzhiyun static int armada_37xx_pmx_get_groups_count(struct udevice *dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return info->ngroups;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const char *armada_37xx_pmx_dummy_name = "_dummy";
228*4882a593Smuzhiyun
armada_37xx_pmx_get_group_name(struct udevice * dev,unsigned selector)229*4882a593Smuzhiyun static const char *armada_37xx_pmx_get_group_name(struct udevice *dev,
230*4882a593Smuzhiyun unsigned selector)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!info->groups[selector].name)
235*4882a593Smuzhiyun return armada_37xx_pmx_dummy_name;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return info->groups[selector].name;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
armada_37xx_pmx_get_funcs_count(struct udevice * dev)240*4882a593Smuzhiyun static int armada_37xx_pmx_get_funcs_count(struct udevice *dev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return info->nfuncs;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
armada_37xx_pmx_get_func_name(struct udevice * dev,unsigned selector)247*4882a593Smuzhiyun static const char *armada_37xx_pmx_get_func_name(struct udevice *dev,
248*4882a593Smuzhiyun unsigned selector)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return info->funcs[selector].name;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
armada_37xx_pmx_set_by_name(struct udevice * dev,const char * name,struct armada_37xx_pin_group * grp)255*4882a593Smuzhiyun static int armada_37xx_pmx_set_by_name(struct udevice *dev,
256*4882a593Smuzhiyun const char *name,
257*4882a593Smuzhiyun struct armada_37xx_pin_group *grp)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
260*4882a593Smuzhiyun unsigned int reg = SELECTION;
261*4882a593Smuzhiyun unsigned int mask = grp->reg_mask;
262*4882a593Smuzhiyun int func, val;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun dev_dbg(info->dev, "enable function %s group %s\n",
265*4882a593Smuzhiyun name, grp->name);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun func = armada_37xx_get_func_reg(grp, name);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (func < 0)
270*4882a593Smuzhiyun return func;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun val = grp->val[func];
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun clrsetbits_le32(info->base + reg, mask, val);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
armada_37xx_pmx_group_set(struct udevice * dev,unsigned group_selector,unsigned func_selector)279*4882a593Smuzhiyun static int armada_37xx_pmx_group_set(struct udevice *dev,
280*4882a593Smuzhiyun unsigned group_selector,
281*4882a593Smuzhiyun unsigned func_selector)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
284*4882a593Smuzhiyun struct armada_37xx_pin_group *grp = &info->groups[group_selector];
285*4882a593Smuzhiyun const char *name = info->funcs[func_selector].name;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return armada_37xx_pmx_set_by_name(dev, name, grp);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /**
291*4882a593Smuzhiyun * armada_37xx_add_function() - Add a new function to the list
292*4882a593Smuzhiyun * @funcs: array of function to add the new one
293*4882a593Smuzhiyun * @funcsize: size of the remaining space for the function
294*4882a593Smuzhiyun * @name: name of the function to add
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * If it is a new function then create it by adding its name else
297*4882a593Smuzhiyun * increment the number of group associated to this function.
298*4882a593Smuzhiyun */
armada_37xx_add_function(struct armada_37xx_pmx_func * funcs,int * funcsize,const char * name)299*4882a593Smuzhiyun static int armada_37xx_add_function(struct armada_37xx_pmx_func *funcs,
300*4882a593Smuzhiyun int *funcsize, const char *name)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int i = 0;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (*funcsize <= 0)
305*4882a593Smuzhiyun return -EOVERFLOW;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun while (funcs->ngroups) {
308*4882a593Smuzhiyun /* function already there */
309*4882a593Smuzhiyun if (strcmp(funcs->name, name) == 0) {
310*4882a593Smuzhiyun funcs->ngroups++;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return -EEXIST;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun funcs++;
315*4882a593Smuzhiyun i++;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* append new unique function */
319*4882a593Smuzhiyun funcs->name = name;
320*4882a593Smuzhiyun funcs->ngroups = 1;
321*4882a593Smuzhiyun (*funcsize)--;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /**
327*4882a593Smuzhiyun * armada_37xx_fill_group() - complete the group array
328*4882a593Smuzhiyun * @info: info driver instance
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * Based on the data available from the armada_37xx_pin_group array
331*4882a593Smuzhiyun * completes the last member of the struct for each function: the list
332*4882a593Smuzhiyun * of the groups associated to this function.
333*4882a593Smuzhiyun *
334*4882a593Smuzhiyun */
armada_37xx_fill_group(struct armada_37xx_pinctrl * info)335*4882a593Smuzhiyun static int armada_37xx_fill_group(struct armada_37xx_pinctrl *info)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun int n, num = 0, funcsize = info->data->nr_pins;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun for (n = 0; n < info->ngroups; n++) {
340*4882a593Smuzhiyun struct armada_37xx_pin_group *grp = &info->groups[n];
341*4882a593Smuzhiyun int i, j, f;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun grp->pins = devm_kzalloc(info->dev,
344*4882a593Smuzhiyun (grp->npins + grp->extra_npins) *
345*4882a593Smuzhiyun sizeof(*grp->pins), GFP_KERNEL);
346*4882a593Smuzhiyun if (!grp->pins)
347*4882a593Smuzhiyun return -ENOMEM;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun for (i = 0; i < grp->npins; i++)
350*4882a593Smuzhiyun grp->pins[i] = grp->start_pin + i;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun for (j = 0; j < grp->extra_npins; j++)
353*4882a593Smuzhiyun grp->pins[i+j] = grp->extra_pin + j;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (f = 0; f < NB_FUNCS; f++) {
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun /* check for unique functions and count groups */
358*4882a593Smuzhiyun ret = armada_37xx_add_function(info->funcs, &funcsize,
359*4882a593Smuzhiyun grp->funcs[f]);
360*4882a593Smuzhiyun if (ret == -EOVERFLOW)
361*4882a593Smuzhiyun dev_err(info->dev,
362*4882a593Smuzhiyun "More functions than pins(%d)\n",
363*4882a593Smuzhiyun info->data->nr_pins);
364*4882a593Smuzhiyun if (ret < 0)
365*4882a593Smuzhiyun continue;
366*4882a593Smuzhiyun num++;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun info->nfuncs = num;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun * armada_37xx_fill_funcs() - complete the funcs array
377*4882a593Smuzhiyun * @info: info driver instance
378*4882a593Smuzhiyun *
379*4882a593Smuzhiyun * Based on the data available from the armada_37xx_pin_group array
380*4882a593Smuzhiyun * completes the last two member of the struct for each group:
381*4882a593Smuzhiyun * - the list of the pins included in the group
382*4882a593Smuzhiyun * - the list of pinmux functions that can be selected for this group
383*4882a593Smuzhiyun *
384*4882a593Smuzhiyun */
armada_37xx_fill_func(struct armada_37xx_pinctrl * info)385*4882a593Smuzhiyun static int armada_37xx_fill_func(struct armada_37xx_pinctrl *info)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct armada_37xx_pmx_func *funcs = info->funcs;
388*4882a593Smuzhiyun int n;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun for (n = 0; n < info->nfuncs; n++) {
391*4882a593Smuzhiyun const char *name = funcs[n].name;
392*4882a593Smuzhiyun const char **groups;
393*4882a593Smuzhiyun int g;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun funcs[n].groups = devm_kzalloc(info->dev, funcs[n].ngroups *
396*4882a593Smuzhiyun sizeof(*(funcs[n].groups)),
397*4882a593Smuzhiyun GFP_KERNEL);
398*4882a593Smuzhiyun if (!funcs[n].groups)
399*4882a593Smuzhiyun return -ENOMEM;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun groups = funcs[n].groups;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (g = 0; g < info->ngroups; g++) {
404*4882a593Smuzhiyun struct armada_37xx_pin_group *gp = &info->groups[g];
405*4882a593Smuzhiyun int f;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun for (f = 0; f < NB_FUNCS; f++) {
408*4882a593Smuzhiyun if (strcmp(gp->funcs[f], name) == 0) {
409*4882a593Smuzhiyun *groups = gp->name;
410*4882a593Smuzhiyun groups++;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
armada_37xx_gpio_get(struct udevice * dev,unsigned int offset)418*4882a593Smuzhiyun static int armada_37xx_gpio_get(struct udevice *dev, unsigned int offset)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
421*4882a593Smuzhiyun unsigned int reg = INPUT_VAL;
422*4882a593Smuzhiyun unsigned int val, mask;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun armada_37xx_update_reg(®, offset);
425*4882a593Smuzhiyun mask = BIT(offset);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun val = readl(info->base + reg);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return (val & mask) != 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
armada_37xx_gpio_set(struct udevice * dev,unsigned int offset,int value)432*4882a593Smuzhiyun static int armada_37xx_gpio_set(struct udevice *dev, unsigned int offset,
433*4882a593Smuzhiyun int value)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
436*4882a593Smuzhiyun unsigned int reg = OUTPUT_VAL;
437*4882a593Smuzhiyun unsigned int mask, val;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun armada_37xx_update_reg(®, offset);
440*4882a593Smuzhiyun mask = BIT(offset);
441*4882a593Smuzhiyun val = value ? mask : 0;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun clrsetbits_le32(info->base + reg, mask, val);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
armada_37xx_gpio_get_direction(struct udevice * dev,unsigned int offset)448*4882a593Smuzhiyun static int armada_37xx_gpio_get_direction(struct udevice *dev,
449*4882a593Smuzhiyun unsigned int offset)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
452*4882a593Smuzhiyun unsigned int reg = OUTPUT_EN;
453*4882a593Smuzhiyun unsigned int val, mask;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun armada_37xx_update_reg(®, offset);
456*4882a593Smuzhiyun mask = BIT(offset);
457*4882a593Smuzhiyun val = readl(info->base + reg);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (val & mask)
460*4882a593Smuzhiyun return GPIOF_OUTPUT;
461*4882a593Smuzhiyun else
462*4882a593Smuzhiyun return GPIOF_INPUT;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
armada_37xx_gpio_direction_input(struct udevice * dev,unsigned int offset)465*4882a593Smuzhiyun static int armada_37xx_gpio_direction_input(struct udevice *dev,
466*4882a593Smuzhiyun unsigned int offset)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
469*4882a593Smuzhiyun unsigned int reg = OUTPUT_EN;
470*4882a593Smuzhiyun unsigned int mask;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun armada_37xx_update_reg(®, offset);
473*4882a593Smuzhiyun mask = BIT(offset);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun clrbits_le32(info->base + reg, mask);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
armada_37xx_gpio_direction_output(struct udevice * dev,unsigned int offset,int value)480*4882a593Smuzhiyun static int armada_37xx_gpio_direction_output(struct udevice *dev,
481*4882a593Smuzhiyun unsigned int offset, int value)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
484*4882a593Smuzhiyun unsigned int reg = OUTPUT_EN;
485*4882a593Smuzhiyun unsigned int mask;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun armada_37xx_update_reg(®, offset);
488*4882a593Smuzhiyun mask = BIT(offset);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun setbits_le32(info->base + reg, mask);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* And set the requested value */
493*4882a593Smuzhiyun return armada_37xx_gpio_set(dev, offset, value);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
armada_37xx_gpio_probe(struct udevice * dev)496*4882a593Smuzhiyun static int armada_37xx_gpio_probe(struct udevice *dev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
499*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun uc_priv = dev_get_uclass_priv(dev);
502*4882a593Smuzhiyun uc_priv->bank_name = info->data->name;
503*4882a593Smuzhiyun uc_priv->gpio_count = info->data->nr_pins;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const struct dm_gpio_ops armada_37xx_gpio_ops = {
509*4882a593Smuzhiyun .set_value = armada_37xx_gpio_set,
510*4882a593Smuzhiyun .get_value = armada_37xx_gpio_get,
511*4882a593Smuzhiyun .get_function = armada_37xx_gpio_get_direction,
512*4882a593Smuzhiyun .direction_input = armada_37xx_gpio_direction_input,
513*4882a593Smuzhiyun .direction_output = armada_37xx_gpio_direction_output,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static struct driver armada_37xx_gpio_driver = {
517*4882a593Smuzhiyun .name = "armada-37xx-gpio",
518*4882a593Smuzhiyun .id = UCLASS_GPIO,
519*4882a593Smuzhiyun .probe = armada_37xx_gpio_probe,
520*4882a593Smuzhiyun .ops = &armada_37xx_gpio_ops,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
armada_37xx_gpiochip_register(struct udevice * parent,struct armada_37xx_pinctrl * info)523*4882a593Smuzhiyun static int armada_37xx_gpiochip_register(struct udevice *parent,
524*4882a593Smuzhiyun struct armada_37xx_pinctrl *info)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
527*4882a593Smuzhiyun int node = dev_of_offset(parent);
528*4882a593Smuzhiyun struct uclass_driver *drv;
529*4882a593Smuzhiyun struct udevice *dev;
530*4882a593Smuzhiyun int ret = -ENODEV;
531*4882a593Smuzhiyun int subnode;
532*4882a593Smuzhiyun char *name;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Lookup GPIO driver */
535*4882a593Smuzhiyun drv = lists_uclass_lookup(UCLASS_GPIO);
536*4882a593Smuzhiyun if (!drv) {
537*4882a593Smuzhiyun puts("Cannot find GPIO driver\n");
538*4882a593Smuzhiyun return -ENOENT;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun fdt_for_each_subnode(subnode, blob, node) {
542*4882a593Smuzhiyun if (fdtdec_get_bool(blob, subnode, "gpio-controller")) {
543*4882a593Smuzhiyun ret = 0;
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun name = calloc(1, 32);
551*4882a593Smuzhiyun sprintf(name, "armada-37xx-gpio");
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Create child device UCLASS_GPIO and bind it */
554*4882a593Smuzhiyun device_bind(parent, &armada_37xx_gpio_driver, name, NULL, subnode,
555*4882a593Smuzhiyun &dev);
556*4882a593Smuzhiyun dev_set_of_offset(dev, subnode);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun const struct pinctrl_ops armada_37xx_pinctrl_ops = {
562*4882a593Smuzhiyun .get_groups_count = armada_37xx_pmx_get_groups_count,
563*4882a593Smuzhiyun .get_group_name = armada_37xx_pmx_get_group_name,
564*4882a593Smuzhiyun .get_functions_count = armada_37xx_pmx_get_funcs_count,
565*4882a593Smuzhiyun .get_function_name = armada_37xx_pmx_get_func_name,
566*4882a593Smuzhiyun .pinmux_group_set = armada_37xx_pmx_group_set,
567*4882a593Smuzhiyun .set_state = pinctrl_generic_set_state,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
armada_37xx_pinctrl_probe(struct udevice * dev)570*4882a593Smuzhiyun int armada_37xx_pinctrl_probe(struct udevice *dev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct armada_37xx_pinctrl *info = dev_get_priv(dev);
573*4882a593Smuzhiyun const struct armada_37xx_pin_data *pin_data;
574*4882a593Smuzhiyun int ret;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun info->data = (struct armada_37xx_pin_data *)dev_get_driver_data(dev);
577*4882a593Smuzhiyun pin_data = info->data;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun info->base = (void __iomem *)devfdt_get_addr(dev);
580*4882a593Smuzhiyun if (!info->base) {
581*4882a593Smuzhiyun pr_err("unable to find regmap\n");
582*4882a593Smuzhiyun return -ENODEV;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun info->groups = pin_data->groups;
586*4882a593Smuzhiyun info->ngroups = pin_data->ngroups;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun * we allocate functions for number of pins and hope there are
590*4882a593Smuzhiyun * fewer unique functions than pins available
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun info->funcs = devm_kzalloc(info->dev, pin_data->nr_pins *
593*4882a593Smuzhiyun sizeof(struct armada_37xx_pmx_func), GFP_KERNEL);
594*4882a593Smuzhiyun if (!info->funcs)
595*4882a593Smuzhiyun return -ENOMEM;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ret = armada_37xx_fill_group(info);
599*4882a593Smuzhiyun if (ret)
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun ret = armada_37xx_fill_func(info);
603*4882a593Smuzhiyun if (ret)
604*4882a593Smuzhiyun return ret;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun ret = armada_37xx_gpiochip_register(dev, info);
607*4882a593Smuzhiyun if (ret)
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const struct udevice_id armada_37xx_pinctrl_of_match[] = {
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun .compatible = "marvell,armada3710-sb-pinctrl",
616*4882a593Smuzhiyun .data = (ulong)&armada_37xx_pin_sb,
617*4882a593Smuzhiyun },
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun .compatible = "marvell,armada3710-nb-pinctrl",
620*4882a593Smuzhiyun .data = (ulong)&armada_37xx_pin_nb,
621*4882a593Smuzhiyun },
622*4882a593Smuzhiyun { /* sentinel */ }
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun U_BOOT_DRIVER(armada_37xx_pinctrl) = {
626*4882a593Smuzhiyun .name = "armada-37xx-pinctrl",
627*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
628*4882a593Smuzhiyun .of_match = of_match_ptr(armada_37xx_pinctrl_of_match),
629*4882a593Smuzhiyun .probe = armada_37xx_pinctrl_probe,
630*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct armada_37xx_pinctrl),
631*4882a593Smuzhiyun .ops = &armada_37xx_pinctrl_ops,
632*4882a593Smuzhiyun };
633