1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <dm/pinctrl.h>
12*4882a593Smuzhiyun #include <mach/ar71xx_regs.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun enum periph_id {
17*4882a593Smuzhiyun PERIPH_ID_UART0,
18*4882a593Smuzhiyun PERIPH_ID_SPI0,
19*4882a593Smuzhiyun PERIPH_ID_NONE = -1,
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct qca953x_pinctrl_priv {
23*4882a593Smuzhiyun void __iomem *regs;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
pinctrl_qca953x_spi_config(struct qca953x_pinctrl_priv * priv,int cs)26*4882a593Smuzhiyun static void pinctrl_qca953x_spi_config(struct qca953x_pinctrl_priv *priv, int cs)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun switch (cs) {
29*4882a593Smuzhiyun case 0:
30*4882a593Smuzhiyun clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
31*4882a593Smuzhiyun QCA953X_GPIO(5) | QCA953X_GPIO(6) |
32*4882a593Smuzhiyun QCA953X_GPIO(7), QCA953X_GPIO(8));
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC1,
35*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(8) |
36*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(16) |
37*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(24),
38*4882a593Smuzhiyun (QCA953X_GPIO_OUT_MUX_SPI_CS0 << 8) |
39*4882a593Smuzhiyun (QCA953X_GPIO_OUT_MUX_SPI_CLK << 16) |
40*4882a593Smuzhiyun (QCA953X_GPIO_OUT_MUX_SPI_MOSI << 24));
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
43*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(0),
44*4882a593Smuzhiyun QCA953X_GPIO_IN_MUX_SPI_DATA_IN);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
47*4882a593Smuzhiyun QCA953X_GPIO(8));
48*4882a593Smuzhiyun break;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
pinctrl_qca953x_uart_config(struct qca953x_pinctrl_priv * priv,int uart_id)52*4882a593Smuzhiyun static void pinctrl_qca953x_uart_config(struct qca953x_pinctrl_priv *priv, int uart_id)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun switch (uart_id) {
55*4882a593Smuzhiyun case PERIPH_ID_UART0:
56*4882a593Smuzhiyun clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
57*4882a593Smuzhiyun QCA953X_GPIO(9), QCA953X_GPIO(10));
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC2,
60*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(16),
61*4882a593Smuzhiyun QCA953X_GPIO_OUT_MUX_UART0_SOUT << 16);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
64*4882a593Smuzhiyun QCA953X_GPIO_MUX_MASK(8),
65*4882a593Smuzhiyun QCA953X_GPIO_IN_MUX_UART0_SIN << 8);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
68*4882a593Smuzhiyun QCA953X_GPIO(10));
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
qca953x_pinctrl_request(struct udevice * dev,int func,int flags)73*4882a593Smuzhiyun static int qca953x_pinctrl_request(struct udevice *dev, int func, int flags)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun debug("%s: func=%x, flags=%x\n", __func__, func, flags);
78*4882a593Smuzhiyun switch (func) {
79*4882a593Smuzhiyun case PERIPH_ID_SPI0:
80*4882a593Smuzhiyun pinctrl_qca953x_spi_config(priv, flags);
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case PERIPH_ID_UART0:
83*4882a593Smuzhiyun pinctrl_qca953x_uart_config(priv, func);
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun default:
86*4882a593Smuzhiyun return -EINVAL;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
qca953x_pinctrl_get_periph_id(struct udevice * dev,struct udevice * periph)92*4882a593Smuzhiyun static int qca953x_pinctrl_get_periph_id(struct udevice *dev,
93*4882a593Smuzhiyun struct udevice *periph)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun u32 cell[2];
96*4882a593Smuzhiyun int ret;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(periph),
99*4882a593Smuzhiyun "interrupts", cell, ARRAY_SIZE(cell));
100*4882a593Smuzhiyun if (ret < 0)
101*4882a593Smuzhiyun return -EINVAL;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun switch (cell[0]) {
104*4882a593Smuzhiyun case 128:
105*4882a593Smuzhiyun return PERIPH_ID_UART0;
106*4882a593Smuzhiyun case 129:
107*4882a593Smuzhiyun return PERIPH_ID_SPI0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun return -ENOENT;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
qca953x_pinctrl_set_state_simple(struct udevice * dev,struct udevice * periph)112*4882a593Smuzhiyun static int qca953x_pinctrl_set_state_simple(struct udevice *dev,
113*4882a593Smuzhiyun struct udevice *periph)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun int func;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun func = qca953x_pinctrl_get_periph_id(dev, periph);
118*4882a593Smuzhiyun if (func < 0)
119*4882a593Smuzhiyun return func;
120*4882a593Smuzhiyun return qca953x_pinctrl_request(dev, func, 0);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct pinctrl_ops qca953x_pinctrl_ops = {
124*4882a593Smuzhiyun .set_state_simple = qca953x_pinctrl_set_state_simple,
125*4882a593Smuzhiyun .request = qca953x_pinctrl_request,
126*4882a593Smuzhiyun .get_periph_id = qca953x_pinctrl_get_periph_id,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
qca953x_pinctrl_probe(struct udevice * dev)129*4882a593Smuzhiyun static int qca953x_pinctrl_probe(struct udevice *dev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
132*4882a593Smuzhiyun fdt_addr_t addr;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun addr = devfdt_get_addr(dev);
135*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
136*4882a593Smuzhiyun return -EINVAL;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun priv->regs = map_physmem(addr,
139*4882a593Smuzhiyun AR71XX_GPIO_SIZE,
140*4882a593Smuzhiyun MAP_NOCACHE);
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const struct udevice_id qca953x_pinctrl_ids[] = {
145*4882a593Smuzhiyun { .compatible = "qca,qca953x-pinctrl" },
146*4882a593Smuzhiyun { }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_qca953x) = {
150*4882a593Smuzhiyun .name = "pinctrl_qca953x",
151*4882a593Smuzhiyun .id = UCLASS_PINCTRL,
152*4882a593Smuzhiyun .of_match = qca953x_pinctrl_ids,
153*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct qca953x_pinctrl_priv),
154*4882a593Smuzhiyun .ops = &qca953x_pinctrl_ops,
155*4882a593Smuzhiyun .probe = qca953x_pinctrl_probe,
156*4882a593Smuzhiyun };
157