xref: /OK3568_Linux_fs/u-boot/drivers/phy/ti-pipe3-phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun  * Written by Jean-Jacques Hiblot  <jjhiblot@ti.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dm/device.h>
11*4882a593Smuzhiyun #include <generic-phy.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <regmap.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* PLLCTRL Registers */
18*4882a593Smuzhiyun #define PLL_STATUS              0x00000004
19*4882a593Smuzhiyun #define PLL_GO                  0x00000008
20*4882a593Smuzhiyun #define PLL_CONFIGURATION1      0x0000000C
21*4882a593Smuzhiyun #define PLL_CONFIGURATION2      0x00000010
22*4882a593Smuzhiyun #define PLL_CONFIGURATION3      0x00000014
23*4882a593Smuzhiyun #define PLL_CONFIGURATION4      0x00000020
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PLL_REGM_MASK           0x001FFE00
26*4882a593Smuzhiyun #define PLL_REGM_SHIFT          9
27*4882a593Smuzhiyun #define PLL_REGM_F_MASK         0x0003FFFF
28*4882a593Smuzhiyun #define PLL_REGM_F_SHIFT        0
29*4882a593Smuzhiyun #define PLL_REGN_MASK           0x000001FE
30*4882a593Smuzhiyun #define PLL_REGN_SHIFT          1
31*4882a593Smuzhiyun #define PLL_SELFREQDCO_MASK     0x0000000E
32*4882a593Smuzhiyun #define PLL_SELFREQDCO_SHIFT    1
33*4882a593Smuzhiyun #define PLL_SD_MASK             0x0003FC00
34*4882a593Smuzhiyun #define PLL_SD_SHIFT            10
35*4882a593Smuzhiyun #define SET_PLL_GO              0x1
36*4882a593Smuzhiyun #define PLL_TICOPWDN            BIT(16)
37*4882a593Smuzhiyun #define PLL_LDOPWDN             BIT(15)
38*4882a593Smuzhiyun #define PLL_LOCK                0x2
39*4882a593Smuzhiyun #define PLL_IDLE                0x1
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Software rest for the SATA PLL (in CTRL_CORE_SMA_SW_0 register)*/
42*4882a593Smuzhiyun #define SATA_PLL_SOFT_RESET (1<<18)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* PHY POWER CONTROL Register */
45*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK         0x003FC000
46*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT        0xE
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK        0xFFC00000
49*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT       0x16
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON       0x3
52*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF      0x0
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PLL_IDLE_TIME   100     /* in milliseconds */
56*4882a593Smuzhiyun #define PLL_LOCK_TIME   100     /* in milliseconds */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct omap_pipe3 {
59*4882a593Smuzhiyun 	void __iomem		*pll_ctrl_base;
60*4882a593Smuzhiyun 	void __iomem		*power_reg;
61*4882a593Smuzhiyun 	void __iomem		*pll_reset_reg;
62*4882a593Smuzhiyun 	struct pipe3_dpll_map	*dpll_map;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct pipe3_dpll_params {
67*4882a593Smuzhiyun 	u16     m;
68*4882a593Smuzhiyun 	u8      n;
69*4882a593Smuzhiyun 	u8      freq:3;
70*4882a593Smuzhiyun 	u8      sd;
71*4882a593Smuzhiyun 	u32     mf;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct pipe3_dpll_map {
75*4882a593Smuzhiyun 	unsigned long rate;
76*4882a593Smuzhiyun 	struct pipe3_dpll_params params;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
omap_pipe3_readl(void __iomem * addr,unsigned offset)79*4882a593Smuzhiyun static inline u32 omap_pipe3_readl(void __iomem *addr, unsigned offset)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	return readl(addr + offset);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
omap_pipe3_writel(void __iomem * addr,unsigned offset,u32 data)84*4882a593Smuzhiyun static inline void omap_pipe3_writel(void __iomem *addr, unsigned offset,
85*4882a593Smuzhiyun 		u32 data)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	writel(data, addr + offset);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
omap_pipe3_get_dpll_params(struct omap_pipe3 * pipe3)90*4882a593Smuzhiyun static struct pipe3_dpll_params *omap_pipe3_get_dpll_params(struct omap_pipe3
91*4882a593Smuzhiyun 									*pipe3)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 rate;
94*4882a593Smuzhiyun 	struct pipe3_dpll_map *dpll_map = pipe3->dpll_map;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	for (; dpll_map->rate; dpll_map++) {
99*4882a593Smuzhiyun 		if (rate == dpll_map->rate)
100*4882a593Smuzhiyun 			return &dpll_map->params;
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	printf("%s: No DPLL configuration for %u Hz SYS CLK\n",
104*4882a593Smuzhiyun 	       __func__, rate);
105*4882a593Smuzhiyun 	return NULL;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
omap_pipe3_wait_lock(struct omap_pipe3 * pipe3)108*4882a593Smuzhiyun static int omap_pipe3_wait_lock(struct omap_pipe3 *pipe3)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u32 val;
111*4882a593Smuzhiyun 	int timeout = PLL_LOCK_TIME;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	do {
114*4882a593Smuzhiyun 		mdelay(1);
115*4882a593Smuzhiyun 		val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
116*4882a593Smuzhiyun 		if (val & PLL_LOCK)
117*4882a593Smuzhiyun 			break;
118*4882a593Smuzhiyun 	} while (--timeout);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (!(val & PLL_LOCK)) {
121*4882a593Smuzhiyun 		printf("%s: DPLL failed to lock\n", __func__);
122*4882a593Smuzhiyun 		return -EBUSY;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
omap_pipe3_dpll_program(struct omap_pipe3 * pipe3)128*4882a593Smuzhiyun static int omap_pipe3_dpll_program(struct omap_pipe3 *pipe3)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	u32                     val;
131*4882a593Smuzhiyun 	struct pipe3_dpll_params *dpll_params;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	dpll_params = omap_pipe3_get_dpll_params(pipe3);
134*4882a593Smuzhiyun 	if (!dpll_params) {
135*4882a593Smuzhiyun 		printf("%s: Invalid DPLL parameters\n", __func__);
136*4882a593Smuzhiyun 		return -EINVAL;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
140*4882a593Smuzhiyun 	val &= ~PLL_REGN_MASK;
141*4882a593Smuzhiyun 	val |= dpll_params->n << PLL_REGN_SHIFT;
142*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
145*4882a593Smuzhiyun 	val &= ~PLL_SELFREQDCO_MASK;
146*4882a593Smuzhiyun 	val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
147*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
150*4882a593Smuzhiyun 	val &= ~PLL_REGM_MASK;
151*4882a593Smuzhiyun 	val |= dpll_params->m << PLL_REGM_SHIFT;
152*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION4);
155*4882a593Smuzhiyun 	val &= ~PLL_REGM_F_MASK;
156*4882a593Smuzhiyun 	val |= dpll_params->mf << PLL_REGM_F_SHIFT;
157*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION4, val);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION3);
160*4882a593Smuzhiyun 	val &= ~PLL_SD_MASK;
161*4882a593Smuzhiyun 	val |= dpll_params->sd << PLL_SD_SHIFT;
162*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION3, val);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_GO, SET_PLL_GO);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return omap_pipe3_wait_lock(pipe3);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
omap_control_pipe3_power(struct omap_pipe3 * pipe3,int on)169*4882a593Smuzhiyun static void omap_control_pipe3_power(struct omap_pipe3 *pipe3, int on)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	u32 val, rate;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	val = readl(pipe3->power_reg);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
176*4882a593Smuzhiyun 	rate = rate/1000000;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (on) {
179*4882a593Smuzhiyun 		val &= ~(OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK |
180*4882a593Smuzhiyun 				OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK);
181*4882a593Smuzhiyun 		val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON <<
182*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
183*4882a593Smuzhiyun 		val |= rate <<
184*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
185*4882a593Smuzhiyun 	} else {
186*4882a593Smuzhiyun 		val &= ~OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
187*4882a593Smuzhiyun 		val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF <<
188*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	writel(val, pipe3->power_reg);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
pipe3_init(struct phy * phy)194*4882a593Smuzhiyun static int pipe3_init(struct phy *phy)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int ret;
197*4882a593Smuzhiyun 	u32 val;
198*4882a593Smuzhiyun 	struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Program the DPLL only if not locked */
201*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
202*4882a593Smuzhiyun 	if (!(val & PLL_LOCK)) {
203*4882a593Smuzhiyun 		ret = omap_pipe3_dpll_program(pipe3);
204*4882a593Smuzhiyun 		if (ret)
205*4882a593Smuzhiyun 			return ret;
206*4882a593Smuzhiyun 	} else {
207*4882a593Smuzhiyun 		/* else just bring it out of IDLE mode */
208*4882a593Smuzhiyun 		val = omap_pipe3_readl(pipe3->pll_ctrl_base,
209*4882a593Smuzhiyun 				       PLL_CONFIGURATION2);
210*4882a593Smuzhiyun 		if (val & PLL_IDLE) {
211*4882a593Smuzhiyun 			val &= ~PLL_IDLE;
212*4882a593Smuzhiyun 			omap_pipe3_writel(pipe3->pll_ctrl_base,
213*4882a593Smuzhiyun 					  PLL_CONFIGURATION2, val);
214*4882a593Smuzhiyun 			ret = omap_pipe3_wait_lock(pipe3);
215*4882a593Smuzhiyun 			if (ret)
216*4882a593Smuzhiyun 				return ret;
217*4882a593Smuzhiyun 		}
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
pipe3_power_on(struct phy * phy)222*4882a593Smuzhiyun static int pipe3_power_on(struct phy *phy)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Power up the PHY */
227*4882a593Smuzhiyun 	omap_control_pipe3_power(pipe3, 1);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
pipe3_power_off(struct phy * phy)232*4882a593Smuzhiyun static int pipe3_power_off(struct phy *phy)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Power down the PHY */
237*4882a593Smuzhiyun 	omap_control_pipe3_power(pipe3, 0);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
pipe3_exit(struct phy * phy)242*4882a593Smuzhiyun static int pipe3_exit(struct phy *phy)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	u32 val;
245*4882a593Smuzhiyun 	int timeout = PLL_IDLE_TIME;
246*4882a593Smuzhiyun 	struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	pipe3_power_off(phy);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Put DPLL in IDLE mode */
251*4882a593Smuzhiyun 	val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
252*4882a593Smuzhiyun 	val |= PLL_IDLE;
253*4882a593Smuzhiyun 	omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* wait for LDO and Oscillator to power down */
256*4882a593Smuzhiyun 	do {
257*4882a593Smuzhiyun 		mdelay(1);
258*4882a593Smuzhiyun 		val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
259*4882a593Smuzhiyun 		if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
260*4882a593Smuzhiyun 			break;
261*4882a593Smuzhiyun 	} while (--timeout);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
264*4882a593Smuzhiyun 		pr_err("%s: Failed to power down DPLL: PLL_STATUS 0x%x\n",
265*4882a593Smuzhiyun 		      __func__, val);
266*4882a593Smuzhiyun 		return -EBUSY;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	val = readl(pipe3->pll_reset_reg);
270*4882a593Smuzhiyun 	writel(val | SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
271*4882a593Smuzhiyun 	mdelay(1);
272*4882a593Smuzhiyun 	writel(val & ~SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
get_reg(struct udevice * dev,const char * name)276*4882a593Smuzhiyun static void *get_reg(struct udevice *dev, const char *name)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct udevice *syscon;
279*4882a593Smuzhiyun 	struct regmap *regmap;
280*4882a593Smuzhiyun 	const fdt32_t *cell;
281*4882a593Smuzhiyun 	int len, err;
282*4882a593Smuzhiyun 	void *base;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	err = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
285*4882a593Smuzhiyun 					   name, &syscon);
286*4882a593Smuzhiyun 	if (err) {
287*4882a593Smuzhiyun 		pr_err("unable to find syscon device for %s (%d)\n",
288*4882a593Smuzhiyun 		      name, err);
289*4882a593Smuzhiyun 		return NULL;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	regmap = syscon_get_regmap(syscon);
293*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
294*4882a593Smuzhiyun 		pr_err("unable to find regmap for %s (%ld)\n",
295*4882a593Smuzhiyun 		      name, PTR_ERR(regmap));
296*4882a593Smuzhiyun 		return NULL;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), name,
300*4882a593Smuzhiyun 			   &len);
301*4882a593Smuzhiyun 	if (len < 2*sizeof(fdt32_t)) {
302*4882a593Smuzhiyun 		pr_err("offset not available for %s\n", name);
303*4882a593Smuzhiyun 		return NULL;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	base = regmap_get_range(regmap, 0);
307*4882a593Smuzhiyun 	if (!base)
308*4882a593Smuzhiyun 		return NULL;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return fdtdec_get_number(cell + 1, 1) + base;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
pipe3_phy_probe(struct udevice * dev)313*4882a593Smuzhiyun static int pipe3_phy_probe(struct udevice *dev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	fdt_addr_t addr;
316*4882a593Smuzhiyun 	fdt_size_t sz;
317*4882a593Smuzhiyun 	struct omap_pipe3 *pipe3 = dev_get_priv(dev);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	addr = devfdt_get_addr_size_index(dev, 2, &sz);
320*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE) {
321*4882a593Smuzhiyun 		pr_err("missing pll ctrl address\n");
322*4882a593Smuzhiyun 		return -EINVAL;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	pipe3->pll_ctrl_base = map_physmem(addr, sz, MAP_NOCACHE);
326*4882a593Smuzhiyun 	if (!pipe3->pll_ctrl_base) {
327*4882a593Smuzhiyun 		pr_err("unable to remap pll ctrl\n");
328*4882a593Smuzhiyun 		return -EINVAL;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	pipe3->power_reg = get_reg(dev, "syscon-phy-power");
332*4882a593Smuzhiyun 	if (!pipe3->power_reg)
333*4882a593Smuzhiyun 		return -EINVAL;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	pipe3->pll_reset_reg = get_reg(dev, "syscon-pllreset");
336*4882a593Smuzhiyun 	if (!pipe3->pll_reset_reg)
337*4882a593Smuzhiyun 		return -EINVAL;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	pipe3->dpll_map = (struct pipe3_dpll_map *)dev_get_driver_data(dev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static struct pipe3_dpll_map dpll_map_sata[] = {
345*4882a593Smuzhiyun 	{12000000, {1000, 7, 4, 6, 0} },        /* 12 MHz */
346*4882a593Smuzhiyun 	{16800000, {714, 7, 4, 6, 0} },         /* 16.8 MHz */
347*4882a593Smuzhiyun 	{19200000, {625, 7, 4, 6, 0} },         /* 19.2 MHz */
348*4882a593Smuzhiyun 	{20000000, {600, 7, 4, 6, 0} },         /* 20 MHz */
349*4882a593Smuzhiyun 	{26000000, {461, 7, 4, 6, 0} },         /* 26 MHz */
350*4882a593Smuzhiyun 	{38400000, {312, 7, 4, 6, 0} },         /* 38.4 MHz */
351*4882a593Smuzhiyun 	{ },                                    /* Terminator */
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct udevice_id pipe3_phy_ids[] = {
355*4882a593Smuzhiyun 	{ .compatible = "ti,phy-pipe3-sata", .data = (ulong)&dpll_map_sata },
356*4882a593Smuzhiyun 	{ }
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct phy_ops pipe3_phy_ops = {
360*4882a593Smuzhiyun 	.init = pipe3_init,
361*4882a593Smuzhiyun 	.power_on = pipe3_power_on,
362*4882a593Smuzhiyun 	.power_off = pipe3_power_off,
363*4882a593Smuzhiyun 	.exit = pipe3_exit,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun U_BOOT_DRIVER(pipe3_phy) = {
367*4882a593Smuzhiyun 	.name	= "pipe3_phy",
368*4882a593Smuzhiyun 	.id	= UCLASS_PHY,
369*4882a593Smuzhiyun 	.of_match = pipe3_phy_ids,
370*4882a593Smuzhiyun 	.ops = &pipe3_phy_ops,
371*4882a593Smuzhiyun 	.probe = pipe3_phy_probe,
372*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct omap_pipe3),
373*4882a593Smuzhiyun };
374