1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <generic-phy.h>
11*4882a593Smuzhiyun #include <syscon.h>
12*4882a593Smuzhiyun #include <regmap.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun #include <linux/iopoll.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define EDP_PHY_GRF_CON0 0x0000
18*4882a593Smuzhiyun #define EDP_PHY_TX_IDLE GENMASK(11, 8)
19*4882a593Smuzhiyun #define EDP_PHY_TX_PD GENMASK(7, 4)
20*4882a593Smuzhiyun #define EDP_PHY_IDDQ_EN BIT(1)
21*4882a593Smuzhiyun #define EDP_PHY_PD_PLL BIT(0)
22*4882a593Smuzhiyun #define EDP_PHY_GRF_CON1 0x0004
23*4882a593Smuzhiyun #define EDP_PHY_PLL_DIV GENMASK(14, 0)
24*4882a593Smuzhiyun #define EDP_PHY_GRF_CON2 0x0008
25*4882a593Smuzhiyun #define EDP_PHY_TX_RTERM GENMASK(10, 8)
26*4882a593Smuzhiyun #define EDP_PHY_RATE GENMASK(5, 4)
27*4882a593Smuzhiyun #define EDP_PHY_REF_DIV GENMASK(3, 0)
28*4882a593Smuzhiyun #define EDP_PHY_GRF_CON3 0x000c
29*4882a593Smuzhiyun #define EDP_PHY_TX3_EMP GENMASK(15, 12)
30*4882a593Smuzhiyun #define EDP_PHY_TX2_EMP GENMASK(11, 8)
31*4882a593Smuzhiyun #define EDP_PHY_TX1_EMP GENMASK(7, 4)
32*4882a593Smuzhiyun #define EDP_PHY_TX0_EMP GENMASK(3, 0)
33*4882a593Smuzhiyun #define EDP_PHY_GRF_CON4 0x0010
34*4882a593Smuzhiyun #define EDP_PHY_TX3_AMP GENMASK(14, 12)
35*4882a593Smuzhiyun #define EDP_PHY_TX2_AMP GENMASK(10, 8)
36*4882a593Smuzhiyun #define EDP_PHY_TX1_AMP GENMASK(6, 4)
37*4882a593Smuzhiyun #define EDP_PHY_TX0_AMP GENMASK(2, 0)
38*4882a593Smuzhiyun #define EDP_PHY_GRF_CON5 0x0014
39*4882a593Smuzhiyun #define EDP_PHY_TX_MODE GENMASK(9, 8)
40*4882a593Smuzhiyun #define EDP_PHY_TX3_AMP_SCALE GENMASK(7, 6)
41*4882a593Smuzhiyun #define EDP_PHY_TX2_AMP_SCALE GENMASK(5, 4)
42*4882a593Smuzhiyun #define EDP_PHY_TX1_AMP_SCALE GENMASK(3, 2)
43*4882a593Smuzhiyun #define EDP_PHY_TX0_AMP_SCALE GENMASK(1, 0)
44*4882a593Smuzhiyun #define EDP_PHY_GRF_CON6 0x0018
45*4882a593Smuzhiyun #define EDP_PHY_SSC_DEPTH GENMASK(15, 12)
46*4882a593Smuzhiyun #define EDP_PHY_SSC_EN BIT(11)
47*4882a593Smuzhiyun #define EDP_PHY_SSC_CNT GENMASK(9, 0)
48*4882a593Smuzhiyun #define EDP_PHY_GRF_CON7 0x001c
49*4882a593Smuzhiyun #define EDP_PHY_GRF_CON8 0x0020
50*4882a593Smuzhiyun #define EDP_PHY_PLL_CTL_H GENMASK(15, 0)
51*4882a593Smuzhiyun #define EDP_PHY_GRF_CON9 0x0024
52*4882a593Smuzhiyun #define EDP_PHY_TX_CTL GENMASK(15, 0)
53*4882a593Smuzhiyun #define EDP_PHY_GRF_CON10 0x0028
54*4882a593Smuzhiyun #define EDP_PHY_AUX_RCV_PD_SEL BIT(5)
55*4882a593Smuzhiyun #define EDP_PHY_AUX_DRV_PD_SEL BIT(4)
56*4882a593Smuzhiyun #define EDP_PHY_AUX_IDLE BIT(2)
57*4882a593Smuzhiyun #define EDP_PHY_AUX_RCV_PD BIT(1)
58*4882a593Smuzhiyun #define EDP_PHY_AUX_DRV_PD BIT(0)
59*4882a593Smuzhiyun #define EDP_PHY_GRF_CON11 0x002c
60*4882a593Smuzhiyun #define EDP_PHY_AUX_RCV_VCM GENMASK(14, 12)
61*4882a593Smuzhiyun #define EDP_PHY_AUX_MODE GENMASK(11, 10)
62*4882a593Smuzhiyun #define EDP_PHY_AUX_AMP_SCALE GENMASK(9, 8)
63*4882a593Smuzhiyun #define EDP_PHY_AUX_AMP GENMASK(6, 4)
64*4882a593Smuzhiyun #define EDP_PHY_AUX_RTERM GENMASK(2, 0)
65*4882a593Smuzhiyun #define EDP_PHY_GRF_STATUS0 0x0030
66*4882a593Smuzhiyun #define PLL_RDY BIT(0)
67*4882a593Smuzhiyun #define EDP_PHY_GRF_STATUS1 0x0034
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct rockchip_edp_phy {
70*4882a593Smuzhiyun struct regmap *grf;
71*4882a593Smuzhiyun struct udevice *dev;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
rockchip_grf_write(struct regmap * grf,uint reg,uint mask,uint val)74*4882a593Smuzhiyun static inline int rockchip_grf_write(struct regmap *grf, uint reg, uint mask,
75*4882a593Smuzhiyun uint val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun return regmap_write(grf, reg, (mask << 16) | (val & mask));
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static struct {
81*4882a593Smuzhiyun int amp;
82*4882a593Smuzhiyun int amp_scale;
83*4882a593Smuzhiyun int emp;
84*4882a593Smuzhiyun } vp[4][4] = {
85*4882a593Smuzhiyun { {0x1, 0x1, 0x0}, {0x2, 0x1, 0x4}, {0x3, 0x1, 0x8}, {0x4, 0x1, 0xd} },
86*4882a593Smuzhiyun { {0x3, 0x1, 0x0}, {0x5, 0x1, 0x7}, {0x6, 0x1, 0x6}, { -1, -1, -1} },
87*4882a593Smuzhiyun { {0x5, 0x1, 0x0}, {0x7, 0x1, 0x4}, { -1, -1, -1}, { -1, -1, -1} },
88*4882a593Smuzhiyun { {0x7, 0x1, 0x0}, { -1, -1, -1}, { -1, -1, -1}, { -1, -1, -1} },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
rockchip_edp_phy_set_voltage(struct rockchip_edp_phy * edpphy,struct phy_configure_opts_dp * dp,u8 lane)91*4882a593Smuzhiyun static void rockchip_edp_phy_set_voltage(struct rockchip_edp_phy *edpphy,
92*4882a593Smuzhiyun struct phy_configure_opts_dp *dp,
93*4882a593Smuzhiyun u8 lane)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun u32 amp, amp_scale, emp;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun amp = vp[dp->voltage[lane]][dp->pre[lane]].amp;
98*4882a593Smuzhiyun amp_scale = vp[dp->voltage[lane]][dp->pre[lane]].amp_scale;
99*4882a593Smuzhiyun emp = vp[dp->voltage[lane]][dp->pre[lane]].emp;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun switch (lane) {
102*4882a593Smuzhiyun case 0:
103*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON3,
104*4882a593Smuzhiyun EDP_PHY_TX0_EMP,
105*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX0_EMP, emp));
106*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON4,
107*4882a593Smuzhiyun EDP_PHY_TX0_AMP,
108*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX0_AMP, amp));
109*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5,
110*4882a593Smuzhiyun EDP_PHY_TX0_AMP_SCALE,
111*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX0_AMP_SCALE, amp_scale));
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case 1:
114*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON3,
115*4882a593Smuzhiyun EDP_PHY_TX1_EMP,
116*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX1_EMP, emp));
117*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON4,
118*4882a593Smuzhiyun EDP_PHY_TX1_AMP,
119*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX1_AMP, amp));
120*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5,
121*4882a593Smuzhiyun EDP_PHY_TX1_AMP_SCALE,
122*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX1_AMP_SCALE, amp_scale));
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case 2:
125*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON3,
126*4882a593Smuzhiyun EDP_PHY_TX2_EMP,
127*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX2_EMP, emp));
128*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON4,
129*4882a593Smuzhiyun EDP_PHY_TX2_AMP,
130*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX2_AMP, amp));
131*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5,
132*4882a593Smuzhiyun EDP_PHY_TX2_AMP_SCALE,
133*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX2_AMP_SCALE, amp_scale));
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case 3:
136*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON3,
137*4882a593Smuzhiyun EDP_PHY_TX3_EMP,
138*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX3_EMP, emp));
139*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON4,
140*4882a593Smuzhiyun EDP_PHY_TX3_AMP,
141*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX3_AMP, amp));
142*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5,
143*4882a593Smuzhiyun EDP_PHY_TX3_AMP_SCALE,
144*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX3_AMP_SCALE, amp_scale));
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
rockchip_edp_phy_set_voltages(struct rockchip_edp_phy * edpphy,struct phy_configure_opts_dp * dp)149*4882a593Smuzhiyun static int rockchip_edp_phy_set_voltages(struct rockchip_edp_phy *edpphy,
150*4882a593Smuzhiyun struct phy_configure_opts_dp *dp)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun u8 lane;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (lane = 0; lane < dp->lanes; lane++)
156*4882a593Smuzhiyun rockchip_edp_phy_set_voltage(edpphy, dp, lane);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
rockchip_edp_phy_set_rate(struct rockchip_edp_phy * edpphy,struct phy_configure_opts_dp * dp)161*4882a593Smuzhiyun static int rockchip_edp_phy_set_rate(struct rockchip_edp_phy *edpphy,
162*4882a593Smuzhiyun struct phy_configure_opts_dp *dp)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 value;
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0,
168*4882a593Smuzhiyun EDP_PHY_TX_IDLE | EDP_PHY_TX_PD,
169*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_IDLE, 0xf) |
170*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_PD, 0xf));
171*4882a593Smuzhiyun udelay(100);
172*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5, EDP_PHY_TX_MODE,
173*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_MODE, 0x3));
174*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0, EDP_PHY_PD_PLL,
175*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PD_PLL, 0x1));
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun switch (dp->link_rate) {
178*4882a593Smuzhiyun case 1620:
179*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON1,
180*4882a593Smuzhiyun EDP_PHY_PLL_DIV,
181*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PLL_DIV, 0x4380));
182*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON2,
183*4882a593Smuzhiyun EDP_PHY_TX_RTERM | EDP_PHY_RATE | EDP_PHY_REF_DIV,
184*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_RTERM, 0x1) |
185*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_RATE, 0x1) |
186*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_REF_DIV, 0x0));
187*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON8,
188*4882a593Smuzhiyun EDP_PHY_PLL_CTL_H,
189*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PLL_CTL_H, 0x0800));
190*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON9,
191*4882a593Smuzhiyun EDP_PHY_TX_CTL,
192*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_CTL, 0x0000));
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case 2700:
195*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON1,
196*4882a593Smuzhiyun EDP_PHY_PLL_DIV,
197*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PLL_DIV, 0x3840));
198*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON2,
199*4882a593Smuzhiyun EDP_PHY_TX_RTERM | EDP_PHY_RATE | EDP_PHY_REF_DIV,
200*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_RTERM, 0x1) |
201*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_RATE, 0x0) |
202*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_REF_DIV, 0x0));
203*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON8,
204*4882a593Smuzhiyun EDP_PHY_PLL_CTL_H,
205*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PLL_CTL_H, 0x0800));
206*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON9,
207*4882a593Smuzhiyun EDP_PHY_TX_CTL,
208*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_CTL, 0x0000));
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (dp->ssc)
213*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON6,
214*4882a593Smuzhiyun EDP_PHY_SSC_DEPTH | EDP_PHY_SSC_EN | EDP_PHY_SSC_CNT,
215*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_SSC_DEPTH, 0x9) |
216*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_SSC_EN, 0x1) |
217*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_SSC_CNT, 0x17d));
218*4882a593Smuzhiyun else
219*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON6,
220*4882a593Smuzhiyun EDP_PHY_SSC_EN,
221*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_SSC_EN, 0x0));
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0, EDP_PHY_PD_PLL,
224*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PD_PLL, 0));
225*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0, EDP_PHY_TX_PD,
226*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_PD, ~GENMASK(dp->lanes - 1, 0)));
227*4882a593Smuzhiyun ret = regmap_read_poll_timeout(edpphy->grf, EDP_PHY_GRF_STATUS0,
228*4882a593Smuzhiyun value, value & PLL_RDY, 100, 1000);
229*4882a593Smuzhiyun if (ret) {
230*4882a593Smuzhiyun dev_err(edpphy->dev, "pll is not ready: %d\n", ret);
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5, EDP_PHY_TX_MODE,
235*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_MODE, 0x0));
236*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0, EDP_PHY_TX_IDLE,
237*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_IDLE, ~GENMASK(dp->lanes - 1, 0)));
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
rockchip_edp_phy_verify_config(struct rockchip_edp_phy * edpphy,struct phy_configure_opts_dp * dp)242*4882a593Smuzhiyun static int rockchip_edp_phy_verify_config(struct rockchip_edp_phy *edpphy,
243*4882a593Smuzhiyun struct phy_configure_opts_dp *dp)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int i;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* If changing link rate was required, verify it's supported. */
248*4882a593Smuzhiyun if (dp->set_rate) {
249*4882a593Smuzhiyun switch (dp->link_rate) {
250*4882a593Smuzhiyun case 1620:
251*4882a593Smuzhiyun case 2700:
252*4882a593Smuzhiyun /* valid bit rate */
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun default:
255*4882a593Smuzhiyun return -EINVAL;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Verify lane count. */
260*4882a593Smuzhiyun switch (dp->lanes) {
261*4882a593Smuzhiyun case 1:
262*4882a593Smuzhiyun case 2:
263*4882a593Smuzhiyun case 4:
264*4882a593Smuzhiyun /* valid lane count. */
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun default:
267*4882a593Smuzhiyun return -EINVAL;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * If changing voltages is required, check swing and pre-emphasis
272*4882a593Smuzhiyun * levels, per-lane.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun if (dp->set_voltages) {
275*4882a593Smuzhiyun /* Lane count verified previously. */
276*4882a593Smuzhiyun for (i = 0; i < dp->lanes; i++) {
277*4882a593Smuzhiyun if (dp->voltage[i] > 3 || dp->pre[i] > 3)
278*4882a593Smuzhiyun return -EINVAL;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * Sum of voltage swing and pre-emphasis levels cannot
282*4882a593Smuzhiyun * exceed 3.
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun if (dp->voltage[i] + dp->pre[i] > 3)
285*4882a593Smuzhiyun return -EINVAL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
rockchip_edp_phy_configure(struct phy * phy,union phy_configure_opts * opts)292*4882a593Smuzhiyun static int rockchip_edp_phy_configure(struct phy *phy,
293*4882a593Smuzhiyun union phy_configure_opts *opts)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct rockchip_edp_phy *edpphy = dev_get_priv(phy->dev);
296*4882a593Smuzhiyun int ret;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = rockchip_edp_phy_verify_config(edpphy, &opts->dp);
299*4882a593Smuzhiyun if (ret) {
300*4882a593Smuzhiyun dev_err(edpphy->dev, "invalid params for phy configure\n");
301*4882a593Smuzhiyun return ret;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (opts->dp.set_rate) {
305*4882a593Smuzhiyun ret = rockchip_edp_phy_set_rate(edpphy, &opts->dp);
306*4882a593Smuzhiyun if (ret) {
307*4882a593Smuzhiyun dev_err(edpphy->dev,
308*4882a593Smuzhiyun "rockchip_edp_phy_set_rate failed\n");
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (opts->dp.set_voltages) {
314*4882a593Smuzhiyun ret = rockchip_edp_phy_set_voltages(edpphy, &opts->dp);
315*4882a593Smuzhiyun if (ret) {
316*4882a593Smuzhiyun dev_err(edpphy->dev,
317*4882a593Smuzhiyun "rockchip_edp_phy_set_voltages failed\n");
318*4882a593Smuzhiyun return ret;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
rockchip_edp_phy_power_on(struct phy * phy)325*4882a593Smuzhiyun static int rockchip_edp_phy_power_on(struct phy *phy)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct rockchip_edp_phy *edpphy = dev_get_priv(phy->dev);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON10,
330*4882a593Smuzhiyun EDP_PHY_AUX_RCV_PD | EDP_PHY_AUX_DRV_PD | EDP_PHY_AUX_IDLE,
331*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_RCV_PD, 0x1) |
332*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_DRV_PD, 0x1) |
333*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_IDLE, 0x1));
334*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0,
335*4882a593Smuzhiyun EDP_PHY_TX_IDLE | EDP_PHY_TX_PD | EDP_PHY_PD_PLL,
336*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_IDLE, 0xf) |
337*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_PD, 0xf) |
338*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PD_PLL, 0x1));
339*4882a593Smuzhiyun udelay(100);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON11,
342*4882a593Smuzhiyun EDP_PHY_AUX_RCV_VCM | EDP_PHY_AUX_MODE |
343*4882a593Smuzhiyun EDP_PHY_AUX_AMP_SCALE | EDP_PHY_AUX_AMP |
344*4882a593Smuzhiyun EDP_PHY_AUX_RTERM,
345*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_RCV_VCM, 0x4) |
346*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_MODE, 0x1) |
347*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_AMP_SCALE, 0x1) |
348*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_AMP, 0x3) |
349*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_RTERM, 0x1));
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON10,
352*4882a593Smuzhiyun EDP_PHY_AUX_RCV_PD | EDP_PHY_AUX_DRV_PD,
353*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_RCV_PD, 0x0) |
354*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_DRV_PD, 0x0));
355*4882a593Smuzhiyun udelay(100);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON10,
358*4882a593Smuzhiyun EDP_PHY_AUX_IDLE,
359*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_IDLE, 0x0));
360*4882a593Smuzhiyun mdelay(20);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
rockchip_edp_phy_power_off(struct phy * phy)365*4882a593Smuzhiyun static int rockchip_edp_phy_power_off(struct phy *phy)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct rockchip_edp_phy *edpphy = dev_get_priv(phy->dev);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0,
370*4882a593Smuzhiyun EDP_PHY_TX_IDLE | EDP_PHY_TX_PD,
371*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_IDLE, 0xf) |
372*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_PD, 0xf));
373*4882a593Smuzhiyun udelay(100);
374*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON5, EDP_PHY_TX_MODE,
375*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_TX_MODE, 0x3));
376*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON0, EDP_PHY_PD_PLL,
377*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_PD_PLL, 0x1));
378*4882a593Smuzhiyun rockchip_grf_write(edpphy->grf, EDP_PHY_GRF_CON10,
379*4882a593Smuzhiyun EDP_PHY_AUX_RCV_PD | EDP_PHY_AUX_DRV_PD | EDP_PHY_AUX_IDLE,
380*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_RCV_PD, 0x1) |
381*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_DRV_PD, 0x1) |
382*4882a593Smuzhiyun FIELD_PREP(EDP_PHY_AUX_IDLE, 0x1));
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct phy_ops rockchip_edp_phy_ops = {
388*4882a593Smuzhiyun .power_on = rockchip_edp_phy_power_on,
389*4882a593Smuzhiyun .power_off = rockchip_edp_phy_power_off,
390*4882a593Smuzhiyun .configure = rockchip_edp_phy_configure,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
rockchip_edp_phy_probe(struct udevice * dev)393*4882a593Smuzhiyun static int rockchip_edp_phy_probe(struct udevice *dev)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct rockchip_edp_phy *edpphy = dev_get_priv(dev);
396*4882a593Smuzhiyun int ret;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_SYSCON, "syscon@fdcb0000", &dev);
399*4882a593Smuzhiyun if (ret)
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun edpphy->grf = syscon_get_regmap(dev);
403*4882a593Smuzhiyun if (!edpphy->grf){
404*4882a593Smuzhiyun printf("edpphy grf success\n");
405*4882a593Smuzhiyun return -ENOENT;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun edpphy->dev = dev;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static const struct udevice_id rockchip_edp_phy_ids[] = {
414*4882a593Smuzhiyun { .compatible = "rockchip,rk3568-edp-phy", },
415*4882a593Smuzhiyun {}
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_edp_phy) = {
419*4882a593Smuzhiyun .name = "rockchip_edp_phy",
420*4882a593Smuzhiyun .id = UCLASS_PHY,
421*4882a593Smuzhiyun .ops = &rockchip_edp_phy_ops,
422*4882a593Smuzhiyun .of_match = rockchip_edp_phy_ids,
423*4882a593Smuzhiyun .probe = rockchip_edp_phy_probe,
424*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_edp_phy),
425*4882a593Smuzhiyun };
426