1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on phy-rockchip-inno-usb3.c in Linux Kernel.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dm/lists.h>
11*4882a593Smuzhiyun #include <dm/of_access.h>
12*4882a593Smuzhiyun #include <generic-phy.h>
13*4882a593Smuzhiyun #include <power/regulator.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include <reset.h>
16*4882a593Smuzhiyun #include <syscon.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define usleep_range(a, b) udelay((b))
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define U3PHY_PORT_NUM 2
23*4882a593Smuzhiyun #define U3PHY_MAX_CLKS 4
24*4882a593Smuzhiyun #define BIT_WRITEABLE_SHIFT 16
25*4882a593Smuzhiyun #define SCHEDULE_DELAY (60 * HZ)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define U3PHY_APB_RST BIT(0)
28*4882a593Smuzhiyun #define U3PHY_POR_RST BIT(1)
29*4882a593Smuzhiyun #define U3PHY_MAC_RST BIT(2)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct rockchip_u3phy;
32*4882a593Smuzhiyun struct rockchip_u3phy_port;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun enum rockchip_u3phy_type {
35*4882a593Smuzhiyun U3PHY_TYPE_PIPE,
36*4882a593Smuzhiyun U3PHY_TYPE_UTMI,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum rockchip_u3phy_pipe_pwr {
40*4882a593Smuzhiyun PIPE_PWR_P0 = 0,
41*4882a593Smuzhiyun PIPE_PWR_P1 = 1,
42*4882a593Smuzhiyun PIPE_PWR_P2 = 2,
43*4882a593Smuzhiyun PIPE_PWR_P3 = 3,
44*4882a593Smuzhiyun PIPE_PWR_MAX = 4,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun enum rockchip_u3phy_rest_req {
48*4882a593Smuzhiyun U3_POR_RSTN = 0,
49*4882a593Smuzhiyun U2_POR_RSTN = 1,
50*4882a593Smuzhiyun PIPE_MAC_RSTN = 2,
51*4882a593Smuzhiyun UTMI_MAC_RSTN = 3,
52*4882a593Smuzhiyun PIPE_APB_RSTN = 4,
53*4882a593Smuzhiyun UTMI_APB_RSTN = 5,
54*4882a593Smuzhiyun U3PHY_RESET_MAX = 6,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun enum rockchip_u3phy_utmi_state {
58*4882a593Smuzhiyun PHY_UTMI_HS_ONLINE = 0,
59*4882a593Smuzhiyun PHY_UTMI_DISCONNECT = 1,
60*4882a593Smuzhiyun PHY_UTMI_CONNECT = 2,
61*4882a593Smuzhiyun PHY_UTMI_FS_LS_ONLINE = 4,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * @rvalue: reset value
66*4882a593Smuzhiyun * @dvalue: desired value
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun struct u3phy_reg {
69*4882a593Smuzhiyun unsigned int offset;
70*4882a593Smuzhiyun unsigned int bitend;
71*4882a593Smuzhiyun unsigned int bitstart;
72*4882a593Smuzhiyun unsigned int rvalue;
73*4882a593Smuzhiyun unsigned int dvalue;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct rockchip_u3phy_grfcfg {
77*4882a593Smuzhiyun struct u3phy_reg um_suspend;
78*4882a593Smuzhiyun struct u3phy_reg ls_det_en;
79*4882a593Smuzhiyun struct u3phy_reg ls_det_st;
80*4882a593Smuzhiyun struct u3phy_reg um_ls;
81*4882a593Smuzhiyun struct u3phy_reg um_hstdct;
82*4882a593Smuzhiyun struct u3phy_reg u2_only_ctrl;
83*4882a593Smuzhiyun struct u3phy_reg u3_disable;
84*4882a593Smuzhiyun struct u3phy_reg pp_pwr_st;
85*4882a593Smuzhiyun struct u3phy_reg pp_pwr_en[PIPE_PWR_MAX];
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun * struct rockchip_u3phy_apbcfg: usb3-phy apb configuration.
90*4882a593Smuzhiyun * @u2_pre_emp: usb2-phy pre-emphasis tuning.
91*4882a593Smuzhiyun * @u2_pre_emp_sth: usb2-phy pre-emphasis strength tuning.
92*4882a593Smuzhiyun * @u2_odt_tuning: usb2-phy odt 45ohm tuning.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun struct rockchip_u3phy_apbcfg {
95*4882a593Smuzhiyun unsigned int u2_pre_emp;
96*4882a593Smuzhiyun unsigned int u2_pre_emp_sth;
97*4882a593Smuzhiyun unsigned int u2_odt_tuning;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct rockchip_u3phy_cfg {
101*4882a593Smuzhiyun unsigned int reg;
102*4882a593Smuzhiyun const struct rockchip_u3phy_grfcfg grfcfg;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun int (*phy_tuning)(struct rockchip_u3phy *u3phy,
105*4882a593Smuzhiyun struct rockchip_u3phy_port *u3phy_port,
106*4882a593Smuzhiyun const struct device_node *child_np);
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct rockchip_u3phy_port {
110*4882a593Smuzhiyun void __iomem *base;
111*4882a593Smuzhiyun unsigned int index;
112*4882a593Smuzhiyun unsigned char type;
113*4882a593Smuzhiyun bool refclk_25m_quirk;
114*4882a593Smuzhiyun struct mutex mutex; /* mutex for updating register */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct rockchip_u3phy {
118*4882a593Smuzhiyun struct udevice *dev;
119*4882a593Smuzhiyun struct regmap *u3phy_grf;
120*4882a593Smuzhiyun struct regmap *grf;
121*4882a593Smuzhiyun struct udevice *vbus_supply;
122*4882a593Smuzhiyun struct reset_ctl rsts[U3PHY_RESET_MAX];
123*4882a593Smuzhiyun struct rockchip_u3phy_apbcfg apbcfg;
124*4882a593Smuzhiyun const struct rockchip_u3phy_cfg *cfgs;
125*4882a593Smuzhiyun struct rockchip_u3phy_port ports[U3PHY_PORT_NUM];
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
param_write(void __iomem * base,const struct u3phy_reg * reg,bool desired)128*4882a593Smuzhiyun static inline int param_write(void __iomem *base,
129*4882a593Smuzhiyun const struct u3phy_reg *reg, bool desired)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun unsigned int val, mask;
132*4882a593Smuzhiyun unsigned int tmp = desired ? reg->dvalue : reg->rvalue;
133*4882a593Smuzhiyun int ret = 0;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun mask = GENMASK(reg->bitend, reg->bitstart);
136*4882a593Smuzhiyun val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT);
137*4882a593Smuzhiyun ret = regmap_write(base, reg->offset, val);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
param_exped(void __iomem * base,const struct u3phy_reg * reg,unsigned int value)142*4882a593Smuzhiyun static inline bool param_exped(void __iomem *base,
143*4882a593Smuzhiyun const struct u3phy_reg *reg,
144*4882a593Smuzhiyun unsigned int value)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun unsigned int tmp, orig;
148*4882a593Smuzhiyun unsigned int mask = GENMASK(reg->bitend, reg->bitstart);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ret = regmap_read(base, reg->offset, &orig);
151*4882a593Smuzhiyun if (ret)
152*4882a593Smuzhiyun return false;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun tmp = (orig & mask) >> reg->bitstart;
155*4882a593Smuzhiyun return tmp == value;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
rockchip_u3phy_uboot_init(void)158*4882a593Smuzhiyun int rockchip_u3phy_uboot_init(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct udevice *udev;
161*4882a593Smuzhiyun int ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_PHY, "usb3-phy", &udev);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun pr_err("%s: get usb3-phy node failed: %d\n", __func__, ret);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun (void)udev;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
rockchip_u3phy_init(struct phy * phy)172*4882a593Smuzhiyun static int rockchip_u3phy_init(struct phy *phy)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
rockchip_u3phy_exit(struct phy * phy)177*4882a593Smuzhiyun static int rockchip_u3phy_exit(struct phy *phy)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
rockchip_u3phy_power_on(struct phy * phy)182*4882a593Smuzhiyun static int rockchip_u3phy_power_on(struct phy *phy)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct udevice *parent = dev_get_parent(phy->dev);
185*4882a593Smuzhiyun struct rockchip_u3phy *u3phy = dev_get_priv(parent);
186*4882a593Smuzhiyun int ret = 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Vbus regulator */
189*4882a593Smuzhiyun if (!u3phy->vbus_supply) {
190*4882a593Smuzhiyun ret = device_get_supply_regulator(parent, "vbus-supply",
191*4882a593Smuzhiyun &u3phy->vbus_supply);
192*4882a593Smuzhiyun if (ret == -ENOENT) {
193*4882a593Smuzhiyun pr_info("%s: Can't get VBus regulator!\n", __func__);
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun ret = regulator_set_enable(u3phy->vbus_supply, true);
198*4882a593Smuzhiyun if (ret) {
199*4882a593Smuzhiyun pr_err("%s: Failed to set VBus supply\n", __func__);
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
rockchip_u3phy_power_off(struct phy * phy)207*4882a593Smuzhiyun static int rockchip_u3phy_power_off(struct phy *phy)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct udevice *parent = dev_get_parent(phy->dev);
210*4882a593Smuzhiyun struct rockchip_u3phy *u3phy = dev_get_priv(parent);
211*4882a593Smuzhiyun int ret = 0;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Turn off vbus regulator */
214*4882a593Smuzhiyun if (u3phy->vbus_supply) {
215*4882a593Smuzhiyun ret = regulator_set_enable(u3phy->vbus_supply, false);
216*4882a593Smuzhiyun if (ret) {
217*4882a593Smuzhiyun pr_err("%s: Failed to set VBus supply\n", __func__);
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun u3phy->vbus_supply = NULL;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
rockchip_u3phy_bind(struct udevice * parent)227*4882a593Smuzhiyun static int rockchip_u3phy_bind(struct udevice *parent)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct udevice *dev;
230*4882a593Smuzhiyun ofnode node;
231*4882a593Smuzhiyun const char *name;
232*4882a593Smuzhiyun int ret;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun dev_for_each_subnode(node, parent) {
235*4882a593Smuzhiyun if (!ofnode_valid(node)) {
236*4882a593Smuzhiyun debug("%s: %s subnode not found", __func__, parent->name);
237*4882a593Smuzhiyun return -ENXIO;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun name = ofnode_get_name(node);
241*4882a593Smuzhiyun debug("%s: subnode %s\n", __func__, name);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ret = device_bind_driver_to_node(parent, "rockchip_u3phy_port",
244*4882a593Smuzhiyun name, node, &dev);
245*4882a593Smuzhiyun if (ret) {
246*4882a593Smuzhiyun pr_err("%s: '%s' cannot bind 'rockchip_u3phy_port'\n",
247*4882a593Smuzhiyun __func__, name);
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
get_rest_name(enum rockchip_u3phy_rest_req rst)255*4882a593Smuzhiyun static const char *get_rest_name(enum rockchip_u3phy_rest_req rst)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun switch (rst) {
258*4882a593Smuzhiyun case U2_POR_RSTN:
259*4882a593Smuzhiyun return "u3phy-u2-por";
260*4882a593Smuzhiyun case U3_POR_RSTN:
261*4882a593Smuzhiyun return "u3phy-u3-por";
262*4882a593Smuzhiyun case PIPE_MAC_RSTN:
263*4882a593Smuzhiyun return "u3phy-pipe-mac";
264*4882a593Smuzhiyun case UTMI_MAC_RSTN:
265*4882a593Smuzhiyun return "u3phy-utmi-mac";
266*4882a593Smuzhiyun case UTMI_APB_RSTN:
267*4882a593Smuzhiyun return "u3phy-utmi-apb";
268*4882a593Smuzhiyun case PIPE_APB_RSTN:
269*4882a593Smuzhiyun return "u3phy-pipe-apb";
270*4882a593Smuzhiyun default:
271*4882a593Smuzhiyun return "invalid";
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
rockchip_u3phy_rest_deassert(struct rockchip_u3phy * u3phy,unsigned int flag)275*4882a593Smuzhiyun static void rockchip_u3phy_rest_deassert(struct rockchip_u3phy *u3phy,
276*4882a593Smuzhiyun unsigned int flag)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int rst;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (flag & U3PHY_APB_RST) {
281*4882a593Smuzhiyun dev_dbg(u3phy->dev, "deassert APB bus interface reset\n");
282*4882a593Smuzhiyun for (rst = PIPE_APB_RSTN; rst <= UTMI_APB_RSTN; rst++) {
283*4882a593Smuzhiyun if (u3phy->rsts[rst].dev)
284*4882a593Smuzhiyun reset_deassert(&u3phy->rsts[rst]);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (flag & U3PHY_POR_RST) {
289*4882a593Smuzhiyun usleep_range(12, 15);
290*4882a593Smuzhiyun dev_dbg(u3phy->dev, "deassert u2 and u3 phy power on reset\n");
291*4882a593Smuzhiyun for (rst = U3_POR_RSTN; rst <= U2_POR_RSTN; rst++) {
292*4882a593Smuzhiyun if (u3phy->rsts[rst].dev)
293*4882a593Smuzhiyun reset_deassert(&u3phy->rsts[rst]);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (flag & U3PHY_MAC_RST) {
298*4882a593Smuzhiyun usleep_range(1200, 1500);
299*4882a593Smuzhiyun dev_dbg(u3phy->dev, "deassert pipe and utmi MAC reset\n");
300*4882a593Smuzhiyun for (rst = PIPE_MAC_RSTN; rst <= UTMI_MAC_RSTN; rst++)
301*4882a593Smuzhiyun if (u3phy->rsts[rst].dev)
302*4882a593Smuzhiyun reset_deassert(&u3phy->rsts[rst]);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
rockchip_u3phy_rest_assert(struct rockchip_u3phy * u3phy)306*4882a593Smuzhiyun static void rockchip_u3phy_rest_assert(struct rockchip_u3phy *u3phy)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun int rst;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun dev_dbg(u3phy->dev, "assert u3phy reset\n");
311*4882a593Smuzhiyun for (rst = 0; rst < U3PHY_RESET_MAX; rst++)
312*4882a593Smuzhiyun if (u3phy->rsts[rst].dev)
313*4882a593Smuzhiyun reset_assert(&u3phy->rsts[rst]);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
rockchip_u3phy_parse_dt(struct rockchip_u3phy * u3phy,struct udevice * udev)316*4882a593Smuzhiyun static int rockchip_u3phy_parse_dt(struct rockchip_u3phy *u3phy,
317*4882a593Smuzhiyun struct udevice *udev)
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun int i, ret = 0;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun for (i = 0; i < U3PHY_RESET_MAX; i++) {
323*4882a593Smuzhiyun ret = reset_get_by_name(udev, get_rest_name(i),
324*4882a593Smuzhiyun &u3phy->rsts[i]);
325*4882a593Smuzhiyun if (ret) {
326*4882a593Smuzhiyun dev_info(udev, "no %s reset control specified\n",
327*4882a593Smuzhiyun get_rest_name(i));
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
rockchip_u3phy_port_init(struct rockchip_u3phy * u3phy,struct rockchip_u3phy_port * u3phy_port,const struct device_node * child_np)334*4882a593Smuzhiyun static int rockchip_u3phy_port_init(struct rockchip_u3phy *u3phy,
335*4882a593Smuzhiyun struct rockchip_u3phy_port *u3phy_port,
336*4882a593Smuzhiyun const struct device_node *child_np)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun int ret;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun dev_dbg(u3phy->dev, "u3phy port initialize\n");
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun mutex_init(&u3phy_port->mutex);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun u3phy_port->base = (void __iomem *)ofnode_get_addr(np_to_ofnode(child_np));
345*4882a593Smuzhiyun if (IS_ERR(u3phy_port->base)) {
346*4882a593Smuzhiyun dev_err(u3phy->dev, "failed to remap phy regs\n");
347*4882a593Smuzhiyun return PTR_ERR(u3phy_port->base);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (!of_node_cmp(child_np->name, "pipe")) {
351*4882a593Smuzhiyun u3phy_port->type = U3PHY_TYPE_PIPE;
352*4882a593Smuzhiyun u3phy_port->refclk_25m_quirk =
353*4882a593Smuzhiyun ofnode_read_bool(np_to_ofnode(child_np),
354*4882a593Smuzhiyun "rockchip,refclk-25m-quirk");
355*4882a593Smuzhiyun } else {
356*4882a593Smuzhiyun u3phy_port->type = U3PHY_TYPE_UTMI;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (u3phy->cfgs->phy_tuning) {
360*4882a593Smuzhiyun dev_dbg(u3phy->dev, "do u3phy tuning\n");
361*4882a593Smuzhiyun ret = u3phy->cfgs->phy_tuning(u3phy, u3phy_port, child_np);
362*4882a593Smuzhiyun if (ret)
363*4882a593Smuzhiyun return ret;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
rockchip_u3phy_probe(struct udevice * udev)369*4882a593Smuzhiyun static int rockchip_u3phy_probe(struct udevice *udev)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun const struct udevice_id *of_match = udev->driver->of_match;
372*4882a593Smuzhiyun struct rockchip_u3phy *u3phy = dev_get_priv(udev);
373*4882a593Smuzhiyun const struct rockchip_u3phy_cfg *phy_cfgs;
374*4882a593Smuzhiyun ofnode child_np;
375*4882a593Smuzhiyun u32 reg[2], index;
376*4882a593Smuzhiyun int ret = 0;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun while (of_match->compatible) {
379*4882a593Smuzhiyun if (device_is_compatible(udev, of_match->compatible))
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun of_match++;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!of_match || !of_match->data) {
385*4882a593Smuzhiyun dev_err(udev, "phy-cfgs are not assigned!\n");
386*4882a593Smuzhiyun return -EINVAL;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (ofnode_read_u32_array(dev_ofnode(udev), "reg", reg, 2)) {
390*4882a593Smuzhiyun dev_err(udev, "could not read reg\n");
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun u3phy->dev = udev;
395*4882a593Smuzhiyun phy_cfgs = (const struct rockchip_u3phy_cfg *)of_match->data;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* find out a proper config which can be matched with dt. */
398*4882a593Smuzhiyun index = 0;
399*4882a593Smuzhiyun while (phy_cfgs[index].reg) {
400*4882a593Smuzhiyun if (phy_cfgs[index].reg == reg[1]) {
401*4882a593Smuzhiyun u3phy->cfgs = &phy_cfgs[index];
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun ++index;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (!u3phy->cfgs) {
408*4882a593Smuzhiyun dev_err(udev, "no phy-cfgs can be matched\n");
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret = rockchip_u3phy_parse_dt(u3phy, udev);
413*4882a593Smuzhiyun if (ret) {
414*4882a593Smuzhiyun dev_err(udev, "parse dt failed, ret(%d)\n", ret);
415*4882a593Smuzhiyun return ret;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun rockchip_u3phy_rest_assert(u3phy);
419*4882a593Smuzhiyun rockchip_u3phy_rest_deassert(u3phy, U3PHY_APB_RST | U3PHY_POR_RST);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun index = 0;
422*4882a593Smuzhiyun ofnode_for_each_subnode(child_np, udev->node) {
423*4882a593Smuzhiyun struct rockchip_u3phy_port *u3phy_port = &u3phy->ports[index];
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun u3phy_port->index = index;
426*4882a593Smuzhiyun ret = rockchip_u3phy_port_init(u3phy, u3phy_port,
427*4882a593Smuzhiyun ofnode_to_np(child_np));
428*4882a593Smuzhiyun if (ret) {
429*4882a593Smuzhiyun dev_err(udev, "u3phy port init failed,ret(%d)\n", ret);
430*4882a593Smuzhiyun goto put_child;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* to prevent out of boundary */
434*4882a593Smuzhiyun if (++index >= U3PHY_PORT_NUM)
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun rockchip_u3phy_rest_deassert(u3phy, U3PHY_MAC_RST);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dev_info(udev, "Rockchip u3phy initialized successfully\n");
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun put_child:
444*4882a593Smuzhiyun of_node_put(ofnode_to_np(child_np));
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
rk3328_u3phy_tuning(struct rockchip_u3phy * u3phy,struct rockchip_u3phy_port * u3phy_port,const struct device_node * child_np)448*4882a593Smuzhiyun static int rk3328_u3phy_tuning(struct rockchip_u3phy *u3phy,
449*4882a593Smuzhiyun struct rockchip_u3phy_port *u3phy_port,
450*4882a593Smuzhiyun const struct device_node *child_np)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun if (u3phy_port->type == U3PHY_TYPE_UTMI) {
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * For rk3328 SoC, pre-emphasis and pre-emphasis strength must
455*4882a593Smuzhiyun * be written as one fixed value as below.
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * Dissimilarly, the odt 45ohm value should be flexibly tuninged
458*4882a593Smuzhiyun * for the different boards to adjust HS eye height, so its
459*4882a593Smuzhiyun * value can be assigned in DT in code design.
460*4882a593Smuzhiyun */
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* {bits[2:0]=111}: always enable pre-emphasis */
463*4882a593Smuzhiyun u3phy->apbcfg.u2_pre_emp = 0x0f;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* {bits[5:3]=000}: pre-emphasis strength as the weakest */
466*4882a593Smuzhiyun u3phy->apbcfg.u2_pre_emp_sth = 0x41;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* {bits[4:0]=10101}: odt 45ohm tuning */
469*4882a593Smuzhiyun u3phy->apbcfg.u2_odt_tuning = 0xb5;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* optional override of the odt 45ohm tuning */
472*4882a593Smuzhiyun ofnode_read_u32(np_to_ofnode(child_np),
473*4882a593Smuzhiyun "rockchip,odt-val-tuning",
474*4882a593Smuzhiyun &u3phy->apbcfg.u2_odt_tuning);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun writel(u3phy->apbcfg.u2_pre_emp, u3phy_port->base + 0x030);
477*4882a593Smuzhiyun writel(u3phy->apbcfg.u2_pre_emp_sth, u3phy_port->base + 0x040);
478*4882a593Smuzhiyun writel(u3phy->apbcfg.u2_odt_tuning, u3phy_port->base + 0x11c);
479*4882a593Smuzhiyun } else if (u3phy_port->type == U3PHY_TYPE_PIPE) {
480*4882a593Smuzhiyun if (u3phy_port->refclk_25m_quirk) {
481*4882a593Smuzhiyun dev_dbg(u3phy->dev, "switch to 25m refclk\n");
482*4882a593Smuzhiyun /* ref clk switch to 25M */
483*4882a593Smuzhiyun writel(0x64, u3phy_port->base + 0x11c);
484*4882a593Smuzhiyun writel(0x64, u3phy_port->base + 0x028);
485*4882a593Smuzhiyun writel(0x01, u3phy_port->base + 0x020);
486*4882a593Smuzhiyun writel(0x21, u3phy_port->base + 0x030);
487*4882a593Smuzhiyun writel(0x06, u3phy_port->base + 0x108);
488*4882a593Smuzhiyun writel(0x00, u3phy_port->base + 0x118);
489*4882a593Smuzhiyun } else {
490*4882a593Smuzhiyun /* configure for 24M ref clk */
491*4882a593Smuzhiyun writel(0x80, u3phy_port->base + 0x10c);
492*4882a593Smuzhiyun writel(0x01, u3phy_port->base + 0x118);
493*4882a593Smuzhiyun writel(0x38, u3phy_port->base + 0x11c);
494*4882a593Smuzhiyun writel(0x83, u3phy_port->base + 0x020);
495*4882a593Smuzhiyun writel(0x02, u3phy_port->base + 0x108);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Enable SSC */
499*4882a593Smuzhiyun udelay(3);
500*4882a593Smuzhiyun writel(0x08, u3phy_port->base + 0x000);
501*4882a593Smuzhiyun writel(0x0c, u3phy_port->base + 0x120);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Tuning Rx for compliance RJTL test */
504*4882a593Smuzhiyun writel(0x70, u3phy_port->base + 0x150);
505*4882a593Smuzhiyun writel(0x12, u3phy_port->base + 0x0c8);
506*4882a593Smuzhiyun writel(0x05, u3phy_port->base + 0x148);
507*4882a593Smuzhiyun writel(0x08, u3phy_port->base + 0x068);
508*4882a593Smuzhiyun writel(0xf0, u3phy_port->base + 0x1c4);
509*4882a593Smuzhiyun writel(0xff, u3phy_port->base + 0x070);
510*4882a593Smuzhiyun writel(0x0f, u3phy_port->base + 0x06c);
511*4882a593Smuzhiyun writel(0xe0, u3phy_port->base + 0x060);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /*
514*4882a593Smuzhiyun * Tuning Tx to increase the bias current
515*4882a593Smuzhiyun * used in TX driver and RX EQ, it can
516*4882a593Smuzhiyun * also increase the voltage of LFPS.
517*4882a593Smuzhiyun */
518*4882a593Smuzhiyun writel(0x08, u3phy_port->base + 0x180);
519*4882a593Smuzhiyun } else {
520*4882a593Smuzhiyun dev_err(u3phy->dev, "invalid u3phy port type\n");
521*4882a593Smuzhiyun return -EINVAL;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static struct phy_ops rockchip_u3phy_ops = {
528*4882a593Smuzhiyun .init = rockchip_u3phy_init,
529*4882a593Smuzhiyun .exit = rockchip_u3phy_exit,
530*4882a593Smuzhiyun .power_on= rockchip_u3phy_power_on,
531*4882a593Smuzhiyun .power_off= rockchip_u3phy_power_off,
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const struct rockchip_u3phy_cfg rk3328_u3phy_cfgs[] = {
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun .reg = 0xff470000,
537*4882a593Smuzhiyun .grfcfg = {
538*4882a593Smuzhiyun .um_suspend = { 0x0004, 15, 0, 0x1452, 0x15d1 },
539*4882a593Smuzhiyun .u2_only_ctrl = { 0x0020, 15, 15, 0, 1 },
540*4882a593Smuzhiyun .um_ls = { 0x0030, 5, 4, 0, 1 },
541*4882a593Smuzhiyun .um_hstdct = { 0x0030, 7, 7, 0, 1 },
542*4882a593Smuzhiyun .ls_det_en = { 0x0040, 0, 0, 0, 1 },
543*4882a593Smuzhiyun .ls_det_st = { 0x0044, 0, 0, 0, 1 },
544*4882a593Smuzhiyun .pp_pwr_st = { 0x0034, 14, 13, 0, 0},
545*4882a593Smuzhiyun .pp_pwr_en = { {0x0020, 14, 0, 0x0014, 0x0005},
546*4882a593Smuzhiyun {0x0020, 14, 0, 0x0014, 0x000d},
547*4882a593Smuzhiyun {0x0020, 14, 0, 0x0014, 0x0015},
548*4882a593Smuzhiyun {0x0020, 14, 0, 0x0014, 0x001d} },
549*4882a593Smuzhiyun .u3_disable = { 0x04c4, 15, 0, 0x1100, 0x101},
550*4882a593Smuzhiyun },
551*4882a593Smuzhiyun .phy_tuning = rk3328_u3phy_tuning,
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun { /* sentinel */ }
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const struct udevice_id rockchip_u3phy_dt_match[] = {
557*4882a593Smuzhiyun { .compatible = "rockchip,rk3328-u3phy", .data = (ulong)&rk3328_u3phy_cfgs },
558*4882a593Smuzhiyun {}
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_u3phy_port) = {
562*4882a593Smuzhiyun .name = "rockchip_u3phy_port",
563*4882a593Smuzhiyun .id = UCLASS_PHY,
564*4882a593Smuzhiyun .ops = &rockchip_u3phy_ops,
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_u3phy) = {
568*4882a593Smuzhiyun .name = "rockchip_u3phy",
569*4882a593Smuzhiyun .id = UCLASS_PHY,
570*4882a593Smuzhiyun .of_match = rockchip_u3phy_dt_match,
571*4882a593Smuzhiyun .probe = rockchip_u3phy_probe,
572*4882a593Smuzhiyun .bind = rockchip_u3phy_bind,
573*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_u3phy),
574*4882a593Smuzhiyun };
575