1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <dm/lists.h>
10*4882a593Smuzhiyun #include <generic-phy.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <power/regulator.h>
13*4882a593Smuzhiyun #include <regmap.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/cpu.h>
18*4882a593Smuzhiyun #include <reset-uclass.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "../usb/gadget/dwc2_udc_otg_priv.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define U2PHY_BIT_WRITEABLE_SHIFT 16
23*4882a593Smuzhiyun #define CHG_DCD_MAX_RETRIES 6
24*4882a593Smuzhiyun #define CHG_PRI_MAX_RETRIES 2
25*4882a593Smuzhiyun #define CHG_DCD_POLL_TIME 100 /* millisecond */
26*4882a593Smuzhiyun #define CHG_PRIMARY_DET_TIME 40 /* millisecond */
27*4882a593Smuzhiyun #define CHG_SECONDARY_DET_TIME 40 /* millisecond */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct rockchip_usb2phy;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum power_supply_type {
32*4882a593Smuzhiyun POWER_SUPPLY_TYPE_UNKNOWN = 0,
33*4882a593Smuzhiyun POWER_SUPPLY_TYPE_USB, /* Standard Downstream Port */
34*4882a593Smuzhiyun POWER_SUPPLY_TYPE_USB_DCP, /* Dedicated Charging Port */
35*4882a593Smuzhiyun POWER_SUPPLY_TYPE_USB_CDP, /* Charging Downstream Port */
36*4882a593Smuzhiyun POWER_SUPPLY_TYPE_USB_FLOATING, /* DCP without shorting D+/D- */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum rockchip_usb2phy_port_id {
40*4882a593Smuzhiyun USB2PHY_PORT_OTG,
41*4882a593Smuzhiyun USB2PHY_PORT_HOST,
42*4882a593Smuzhiyun USB2PHY_NUM_PORTS,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct usb2phy_reg {
46*4882a593Smuzhiyun u32 offset;
47*4882a593Smuzhiyun u32 bitend;
48*4882a593Smuzhiyun u32 bitstart;
49*4882a593Smuzhiyun u32 disable;
50*4882a593Smuzhiyun u32 enable;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /**
54*4882a593Smuzhiyun * struct rockchip_chg_det_reg: usb charger detect registers
55*4882a593Smuzhiyun * @cp_det: charging port detected successfully.
56*4882a593Smuzhiyun * @dcp_det: dedicated charging port detected successfully.
57*4882a593Smuzhiyun * @dp_det: assert data pin connect successfully.
58*4882a593Smuzhiyun * @idm_sink_en: open dm sink curren.
59*4882a593Smuzhiyun * @idp_sink_en: open dp sink current.
60*4882a593Smuzhiyun * @idp_src_en: open dm source current.
61*4882a593Smuzhiyun * @rdm_pdwn_en: open dm pull down resistor.
62*4882a593Smuzhiyun * @vdm_src_en: open dm voltage source.
63*4882a593Smuzhiyun * @vdp_src_en: open dp voltage source.
64*4882a593Smuzhiyun * @opmode: utmi operational mode.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun struct rockchip_chg_det_reg {
67*4882a593Smuzhiyun struct usb2phy_reg cp_det;
68*4882a593Smuzhiyun struct usb2phy_reg dcp_det;
69*4882a593Smuzhiyun struct usb2phy_reg dp_det;
70*4882a593Smuzhiyun struct usb2phy_reg idm_sink_en;
71*4882a593Smuzhiyun struct usb2phy_reg idp_sink_en;
72*4882a593Smuzhiyun struct usb2phy_reg idp_src_en;
73*4882a593Smuzhiyun struct usb2phy_reg rdm_pdwn_en;
74*4882a593Smuzhiyun struct usb2phy_reg vdm_src_en;
75*4882a593Smuzhiyun struct usb2phy_reg vdp_src_en;
76*4882a593Smuzhiyun struct usb2phy_reg opmode;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /**
80*4882a593Smuzhiyun * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
81*4882a593Smuzhiyun * @phy_sus: phy suspend register.
82*4882a593Smuzhiyun * @bvalid_det_en: vbus valid rise detection enable register.
83*4882a593Smuzhiyun * @bvalid_det_st: vbus valid rise detection status register.
84*4882a593Smuzhiyun * @bvalid_det_clr: vbus valid rise detection clear register.
85*4882a593Smuzhiyun * @ls_det_en: linestate detection enable register.
86*4882a593Smuzhiyun * @ls_det_st: linestate detection state register.
87*4882a593Smuzhiyun * @ls_det_clr: linestate detection clear register.
88*4882a593Smuzhiyun * @iddig_output: iddig output from grf.
89*4882a593Smuzhiyun * @iddig_en: utmi iddig select between grf and phy,
90*4882a593Smuzhiyun * 0: from phy; 1: from grf
91*4882a593Smuzhiyun * @idfall_det_en: id fall detection enable register.
92*4882a593Smuzhiyun * @idfall_det_st: id fall detection state register.
93*4882a593Smuzhiyun * @idfall_det_clr: id fall detection clear register.
94*4882a593Smuzhiyun * @idrise_det_en: id rise detection enable register.
95*4882a593Smuzhiyun * @idrise_det_st: id rise detection state register.
96*4882a593Smuzhiyun * @idrise_det_clr: id rise detection clear register.
97*4882a593Smuzhiyun * @utmi_avalid: utmi vbus avalid status register.
98*4882a593Smuzhiyun * @utmi_bvalid: utmi vbus bvalid status register.
99*4882a593Smuzhiyun * @utmi_iddig: otg port id pin status register.
100*4882a593Smuzhiyun * @utmi_ls: utmi linestate state register.
101*4882a593Smuzhiyun * @utmi_hstdet: utmi host disconnect register.
102*4882a593Smuzhiyun * @vbus_det_en: vbus detect function power down register.
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun struct rockchip_usb2phy_port_cfg {
105*4882a593Smuzhiyun struct usb2phy_reg phy_sus;
106*4882a593Smuzhiyun struct usb2phy_reg bvalid_det_en;
107*4882a593Smuzhiyun struct usb2phy_reg bvalid_det_st;
108*4882a593Smuzhiyun struct usb2phy_reg bvalid_det_clr;
109*4882a593Smuzhiyun struct usb2phy_reg ls_det_en;
110*4882a593Smuzhiyun struct usb2phy_reg ls_det_st;
111*4882a593Smuzhiyun struct usb2phy_reg ls_det_clr;
112*4882a593Smuzhiyun struct usb2phy_reg iddig_output;
113*4882a593Smuzhiyun struct usb2phy_reg iddig_en;
114*4882a593Smuzhiyun struct usb2phy_reg idfall_det_en;
115*4882a593Smuzhiyun struct usb2phy_reg idfall_det_st;
116*4882a593Smuzhiyun struct usb2phy_reg idfall_det_clr;
117*4882a593Smuzhiyun struct usb2phy_reg idrise_det_en;
118*4882a593Smuzhiyun struct usb2phy_reg idrise_det_st;
119*4882a593Smuzhiyun struct usb2phy_reg idrise_det_clr;
120*4882a593Smuzhiyun struct usb2phy_reg utmi_avalid;
121*4882a593Smuzhiyun struct usb2phy_reg utmi_bvalid;
122*4882a593Smuzhiyun struct usb2phy_reg utmi_iddig;
123*4882a593Smuzhiyun struct usb2phy_reg utmi_ls;
124*4882a593Smuzhiyun struct usb2phy_reg utmi_hstdet;
125*4882a593Smuzhiyun struct usb2phy_reg vbus_det_en;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * struct rockchip_usb2phy_cfg: usb-phy configuration.
130*4882a593Smuzhiyun * @reg: the address offset of grf for usb-phy config.
131*4882a593Smuzhiyun * @num_ports: specify how many ports that the phy has.
132*4882a593Smuzhiyun * @phy_tuning: phy default parameters tunning.
133*4882a593Smuzhiyun * @clkout_ctl: keep on/turn off output clk of phy.
134*4882a593Smuzhiyun * @chg_det: charger detection registers.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun struct rockchip_usb2phy_cfg {
137*4882a593Smuzhiyun u32 reg;
138*4882a593Smuzhiyun u32 num_ports;
139*4882a593Smuzhiyun int (*phy_tuning)(struct rockchip_usb2phy *);
140*4882a593Smuzhiyun struct usb2phy_reg clkout_ctl;
141*4882a593Smuzhiyun const struct rockchip_usb2phy_port_cfg port_cfgs[USB2PHY_NUM_PORTS];
142*4882a593Smuzhiyun const struct rockchip_chg_det_reg chg_det;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * @dcd_retries: The retry count used to track Data contact
147*4882a593Smuzhiyun * detection process.
148*4882a593Smuzhiyun * @primary_retries: The retry count used to do usb bc detection
149*4882a593Smuzhiyun * primary stage.
150*4882a593Smuzhiyun * @grf: General Register Files register base.
151*4882a593Smuzhiyun * @usbgrf_base : USB General Register Files register base.
152*4882a593Smuzhiyun * @phy_base: the base address of USB PHY.
153*4882a593Smuzhiyun * @phy_rst: phy reset control.
154*4882a593Smuzhiyun * @phy_cfg: phy register configuration, assigned by driver data.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun struct rockchip_usb2phy {
157*4882a593Smuzhiyun u8 dcd_retries;
158*4882a593Smuzhiyun u8 primary_retries;
159*4882a593Smuzhiyun struct regmap *grf_base;
160*4882a593Smuzhiyun struct regmap *usbgrf_base;
161*4882a593Smuzhiyun void __iomem *phy_base;
162*4882a593Smuzhiyun struct udevice *vbus_supply[USB2PHY_NUM_PORTS];
163*4882a593Smuzhiyun struct reset_ctl phy_rst;
164*4882a593Smuzhiyun const struct rockchip_usb2phy_cfg *phy_cfg;
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
get_reg_base(struct rockchip_usb2phy * rphy)167*4882a593Smuzhiyun static inline struct regmap *get_reg_base(struct rockchip_usb2phy *rphy)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
property_enable(struct regmap * base,const struct usb2phy_reg * reg,bool en)172*4882a593Smuzhiyun static inline int property_enable(struct regmap *base,
173*4882a593Smuzhiyun const struct usb2phy_reg *reg, bool en)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun u32 val, mask, tmp;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun tmp = en ? reg->enable : reg->disable;
178*4882a593Smuzhiyun mask = GENMASK(reg->bitend, reg->bitstart);
179*4882a593Smuzhiyun val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return regmap_write(base, reg->offset, val);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
property_enabled(struct regmap * base,const struct usb2phy_reg * reg)184*4882a593Smuzhiyun static inline bool property_enabled(struct regmap *base,
185*4882a593Smuzhiyun const struct usb2phy_reg *reg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun u32 tmp, orig;
188*4882a593Smuzhiyun u32 mask = GENMASK(reg->bitend, reg->bitstart);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun regmap_read(base, reg->offset, &orig);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun tmp = (orig & mask) >> reg->bitstart;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return tmp == reg->enable;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
chg_to_string(enum power_supply_type chg_type)197*4882a593Smuzhiyun static const char *chg_to_string(enum power_supply_type chg_type)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun switch (chg_type) {
200*4882a593Smuzhiyun case POWER_SUPPLY_TYPE_USB:
201*4882a593Smuzhiyun return "USB_SDP_CHARGER";
202*4882a593Smuzhiyun case POWER_SUPPLY_TYPE_USB_DCP:
203*4882a593Smuzhiyun return "USB_DCP_CHARGER";
204*4882a593Smuzhiyun case POWER_SUPPLY_TYPE_USB_CDP:
205*4882a593Smuzhiyun return "USB_CDP_CHARGER";
206*4882a593Smuzhiyun case POWER_SUPPLY_TYPE_USB_FLOATING:
207*4882a593Smuzhiyun return "USB_FLOATING_CHARGER";
208*4882a593Smuzhiyun default:
209*4882a593Smuzhiyun return "INVALID_CHARGER";
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
rockchip_chg_enable_dcd(struct rockchip_usb2phy * rphy,bool en)213*4882a593Smuzhiyun static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
214*4882a593Smuzhiyun bool en)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
219*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
rockchip_chg_enable_primary_det(struct rockchip_usb2phy * rphy,bool en)222*4882a593Smuzhiyun static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
223*4882a593Smuzhiyun bool en)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
228*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
rockchip_chg_enable_secondary_det(struct rockchip_usb2phy * rphy,bool en)231*4882a593Smuzhiyun static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
232*4882a593Smuzhiyun bool en)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
237*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
rockchip_chg_primary_det_retry(struct rockchip_usb2phy * rphy)240*4882a593Smuzhiyun static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun bool vout = false;
243*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun while (rphy->primary_retries--) {
246*4882a593Smuzhiyun /* voltage source on DP, probe on DM */
247*4882a593Smuzhiyun rockchip_chg_enable_primary_det(rphy, true);
248*4882a593Smuzhiyun mdelay(CHG_PRIMARY_DET_TIME);
249*4882a593Smuzhiyun vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
250*4882a593Smuzhiyun if (vout)
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun rockchip_chg_enable_primary_det(rphy, false);
255*4882a593Smuzhiyun return vout;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
rockchip_chg_get_type(void)258*4882a593Smuzhiyun int rockchip_chg_get_type(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun const struct rockchip_usb2phy_port_cfg *port_cfg;
261*4882a593Smuzhiyun enum power_supply_type chg_type;
262*4882a593Smuzhiyun struct rockchip_usb2phy *rphy;
263*4882a593Smuzhiyun struct udevice *udev;
264*4882a593Smuzhiyun struct regmap *base;
265*4882a593Smuzhiyun bool is_dcd, vout;
266*4882a593Smuzhiyun int ret;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
269*4882a593Smuzhiyun if (ret == -ENODEV) {
270*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
271*4882a593Smuzhiyun if (ret) {
272*4882a593Smuzhiyun pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
273*4882a593Smuzhiyun return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun rphy = dev_get_priv(udev);
278*4882a593Smuzhiyun base = get_reg_base(rphy);
279*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Check USB-Vbus status first */
282*4882a593Smuzhiyun if (!property_enabled(base, &port_cfg->utmi_bvalid)) {
283*4882a593Smuzhiyun pr_info("%s: no charger found\n", __func__);
284*4882a593Smuzhiyun return POWER_SUPPLY_TYPE_UNKNOWN;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3036
288*4882a593Smuzhiyun chg_type = POWER_SUPPLY_TYPE_USB;
289*4882a593Smuzhiyun goto out;
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Suspend USB-PHY and put the controller in non-driving mode */
293*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, true);
294*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
297*4882a593Smuzhiyun rphy->primary_retries = CHG_PRI_MAX_RETRIES;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* stage 1, start DCD processing stage */
300*4882a593Smuzhiyun rockchip_chg_enable_dcd(rphy, true);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun while (rphy->dcd_retries--) {
303*4882a593Smuzhiyun mdelay(CHG_DCD_POLL_TIME);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* get data contact detection status */
306*4882a593Smuzhiyun is_dcd = property_enabled(base, &rphy->phy_cfg->chg_det.dp_det);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (is_dcd || !rphy->dcd_retries) {
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * stage 2, turn off DCD circuitry, then
311*4882a593Smuzhiyun * voltage source on DP, probe on DM.
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun rockchip_chg_enable_dcd(rphy, false);
314*4882a593Smuzhiyun rockchip_chg_enable_primary_det(rphy, true);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun mdelay(CHG_PRIMARY_DET_TIME);
320*4882a593Smuzhiyun vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
321*4882a593Smuzhiyun rockchip_chg_enable_primary_det(rphy, false);
322*4882a593Smuzhiyun if (vout) {
323*4882a593Smuzhiyun /* stage 3, voltage source on DM, probe on DP */
324*4882a593Smuzhiyun rockchip_chg_enable_secondary_det(rphy, true);
325*4882a593Smuzhiyun } else {
326*4882a593Smuzhiyun if (!rphy->dcd_retries) {
327*4882a593Smuzhiyun /* floating charger found */
328*4882a593Smuzhiyun chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
329*4882a593Smuzhiyun goto out;
330*4882a593Smuzhiyun } else {
331*4882a593Smuzhiyun /*
332*4882a593Smuzhiyun * Retry some times to make sure that it's
333*4882a593Smuzhiyun * really a USB SDP charger.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun vout = rockchip_chg_primary_det_retry(rphy);
336*4882a593Smuzhiyun if (vout) {
337*4882a593Smuzhiyun /* stage 3, voltage source on DM, probe on DP */
338*4882a593Smuzhiyun rockchip_chg_enable_secondary_det(rphy, true);
339*4882a593Smuzhiyun } else {
340*4882a593Smuzhiyun /* USB SDP charger found */
341*4882a593Smuzhiyun chg_type = POWER_SUPPLY_TYPE_USB;
342*4882a593Smuzhiyun goto out;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun mdelay(CHG_SECONDARY_DET_TIME);
348*4882a593Smuzhiyun vout = property_enabled(base, &rphy->phy_cfg->chg_det.dcp_det);
349*4882a593Smuzhiyun /* stage 4, turn off voltage source */
350*4882a593Smuzhiyun rockchip_chg_enable_secondary_det(rphy, false);
351*4882a593Smuzhiyun if (vout)
352*4882a593Smuzhiyun chg_type = POWER_SUPPLY_TYPE_USB_DCP;
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun chg_type = POWER_SUPPLY_TYPE_USB_CDP;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun out:
357*4882a593Smuzhiyun /* Resume USB-PHY and put the controller in normal mode */
358*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
359*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, false);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun debug("charger is %s\n", chg_to_string(chg_type));
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return chg_type;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
rockchip_u2phy_vbus_detect(void)366*4882a593Smuzhiyun int rockchip_u2phy_vbus_detect(void)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun int chg_type;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun chg_type = rockchip_chg_get_type();
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return (chg_type == POWER_SUPPLY_TYPE_USB ||
373*4882a593Smuzhiyun chg_type == POWER_SUPPLY_TYPE_USB_CDP) ? 1 : 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
otg_phy_init(struct dwc2_udc * dev)376*4882a593Smuzhiyun void otg_phy_init(struct dwc2_udc *dev)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun const struct rockchip_usb2phy_port_cfg *port_cfg;
379*4882a593Smuzhiyun struct rockchip_usb2phy *rphy;
380*4882a593Smuzhiyun struct udevice *udev;
381*4882a593Smuzhiyun struct regmap *base;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
385*4882a593Smuzhiyun if (ret == -ENODEV) {
386*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
387*4882a593Smuzhiyun if (ret) {
388*4882a593Smuzhiyun pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun rphy = dev_get_priv(udev);
394*4882a593Smuzhiyun base = get_reg_base(rphy);
395*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
398*4882a593Smuzhiyun if(rphy->phy_cfg->clkout_ctl.disable)
399*4882a593Smuzhiyun property_enable(base, &rphy->phy_cfg->clkout_ctl, true);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Reset USB-PHY */
402*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, true);
403*4882a593Smuzhiyun udelay(20);
404*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, false);
405*4882a593Smuzhiyun mdelay(2);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
rockchip_usb2phy_reset(struct rockchip_usb2phy * rphy)408*4882a593Smuzhiyun static int rockchip_usb2phy_reset(struct rockchip_usb2phy *rphy)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun int ret;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (rphy->phy_rst.dev) {
413*4882a593Smuzhiyun ret = reset_assert(&rphy->phy_rst);
414*4882a593Smuzhiyun if (ret < 0) {
415*4882a593Smuzhiyun pr_err("u2phy assert reset failed: %d", ret);
416*4882a593Smuzhiyun return ret;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun udelay(20);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun ret = reset_deassert(&rphy->phy_rst);
422*4882a593Smuzhiyun if (ret < 0) {
423*4882a593Smuzhiyun pr_err("u2phy deassert reset failed: %d", ret);
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun udelay(100);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
rockchip_usb2phy_init(struct phy * phy)433*4882a593Smuzhiyun static int rockchip_usb2phy_init(struct phy *phy)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct udevice *parent = phy->dev->parent;
436*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(parent);
437*4882a593Smuzhiyun const struct rockchip_usb2phy_port_cfg *port_cfg;
438*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (phy->id == USB2PHY_PORT_OTG) {
441*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
442*4882a593Smuzhiyun } else if (phy->id == USB2PHY_PORT_HOST) {
443*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun dev_err(phy->dev, "phy id %lu not support", phy->id);
446*4882a593Smuzhiyun return -EINVAL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, false);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* waiting for the utmi_clk to become stable */
452*4882a593Smuzhiyun udelay(2000);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
rockchip_usb2phy_exit(struct phy * phy)457*4882a593Smuzhiyun static int rockchip_usb2phy_exit(struct phy *phy)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct udevice *parent = phy->dev->parent;
460*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(parent);
461*4882a593Smuzhiyun const struct rockchip_usb2phy_port_cfg *port_cfg;
462*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (phy->id == USB2PHY_PORT_OTG) {
465*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
466*4882a593Smuzhiyun } else if (phy->id == USB2PHY_PORT_HOST) {
467*4882a593Smuzhiyun port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
468*4882a593Smuzhiyun } else {
469*4882a593Smuzhiyun dev_err(phy->dev, "phy id %lu not support", phy->id);
470*4882a593Smuzhiyun return -EINVAL;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun property_enable(base, &port_cfg->phy_sus, true);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
rockchip_usb2phy_power_on(struct phy * phy)478*4882a593Smuzhiyun static int rockchip_usb2phy_power_on(struct phy *phy)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct udevice *parent = phy->dev->parent;
481*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(parent);
482*4882a593Smuzhiyun struct udevice *vbus = rphy->vbus_supply[phy->id];
483*4882a593Smuzhiyun int ret;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (vbus) {
486*4882a593Smuzhiyun ret = regulator_set_enable(vbus, true);
487*4882a593Smuzhiyun if (ret) {
488*4882a593Smuzhiyun pr_err("%s: Failed to set VBus supply\n", __func__);
489*4882a593Smuzhiyun return ret;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
rockchip_usb2phy_power_off(struct phy * phy)496*4882a593Smuzhiyun static int rockchip_usb2phy_power_off(struct phy *phy)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct udevice *parent = phy->dev->parent;
499*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(parent);
500*4882a593Smuzhiyun struct udevice *vbus = rphy->vbus_supply[phy->id];
501*4882a593Smuzhiyun int ret;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (vbus) {
504*4882a593Smuzhiyun ret = regulator_set_enable(vbus, false);
505*4882a593Smuzhiyun if (ret) {
506*4882a593Smuzhiyun pr_err("%s: Failed to set VBus supply\n", __func__);
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
rockchip_usb2phy_of_xlate(struct phy * phy,struct ofnode_phandle_args * args)514*4882a593Smuzhiyun static int rockchip_usb2phy_of_xlate(struct phy *phy,
515*4882a593Smuzhiyun struct ofnode_phandle_args *args)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun const char *dev_name = phy->dev->name;
518*4882a593Smuzhiyun struct udevice *parent = phy->dev->parent;
519*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(parent);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (!strcasecmp(dev_name, "host-port")) {
522*4882a593Smuzhiyun phy->id = USB2PHY_PORT_HOST;
523*4882a593Smuzhiyun device_get_supply_regulator(phy->dev, "phy-supply",
524*4882a593Smuzhiyun &rphy->vbus_supply[USB2PHY_PORT_HOST]);
525*4882a593Smuzhiyun } else if (!strcasecmp(dev_name, "otg-port")) {
526*4882a593Smuzhiyun phy->id = USB2PHY_PORT_OTG;
527*4882a593Smuzhiyun device_get_supply_regulator(phy->dev, "phy-supply",
528*4882a593Smuzhiyun &rphy->vbus_supply[USB2PHY_PORT_OTG]);
529*4882a593Smuzhiyun if (!rphy->vbus_supply[USB2PHY_PORT_OTG])
530*4882a593Smuzhiyun device_get_supply_regulator(phy->dev, "vbus-supply",
531*4882a593Smuzhiyun &rphy->vbus_supply[USB2PHY_PORT_OTG]);
532*4882a593Smuzhiyun } else {
533*4882a593Smuzhiyun pr_err("%s: invalid dev name\n", __func__);
534*4882a593Smuzhiyun return -EINVAL;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
rockchip_usb2phy_bind(struct udevice * dev)540*4882a593Smuzhiyun static int rockchip_usb2phy_bind(struct udevice *dev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct udevice *child;
543*4882a593Smuzhiyun ofnode subnode;
544*4882a593Smuzhiyun const char *node_name;
545*4882a593Smuzhiyun int ret;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun dev_for_each_subnode(subnode, dev) {
548*4882a593Smuzhiyun if (!ofnode_valid(subnode)) {
549*4882a593Smuzhiyun debug("%s: %s subnode not found", __func__, dev->name);
550*4882a593Smuzhiyun return -ENXIO;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun node_name = ofnode_get_name(subnode);
554*4882a593Smuzhiyun debug("%s: subnode %s\n", __func__, node_name);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port",
557*4882a593Smuzhiyun node_name, subnode, &child);
558*4882a593Smuzhiyun if (ret) {
559*4882a593Smuzhiyun pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n",
560*4882a593Smuzhiyun __func__, node_name);
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
rockchip_usb2phy_probe(struct udevice * dev)568*4882a593Smuzhiyun static int rockchip_usb2phy_probe(struct udevice *dev)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun const struct rockchip_usb2phy_cfg *phy_cfgs;
571*4882a593Smuzhiyun struct rockchip_usb2phy *rphy = dev_get_priv(dev);
572*4882a593Smuzhiyun struct udevice *parent = dev->parent;
573*4882a593Smuzhiyun struct udevice *syscon;
574*4882a593Smuzhiyun struct resource res;
575*4882a593Smuzhiyun u32 reg, index;
576*4882a593Smuzhiyun int ret;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun rphy->phy_base = (void __iomem *)dev_read_addr(dev);
579*4882a593Smuzhiyun if (IS_ERR(rphy->phy_base)) {
580*4882a593Smuzhiyun dev_err(dev, "get the base address of usb phy failed\n");
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (!strncmp(parent->name, "root_driver", 11) &&
584*4882a593Smuzhiyun dev_read_bool(dev, "rockchip,grf")) {
585*4882a593Smuzhiyun ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
586*4882a593Smuzhiyun "rockchip,grf", &syscon);
587*4882a593Smuzhiyun if (ret) {
588*4882a593Smuzhiyun dev_err(dev, "get syscon grf failed\n");
589*4882a593Smuzhiyun return ret;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun rphy->grf_base = syscon_get_regmap(syscon);
593*4882a593Smuzhiyun } else {
594*4882a593Smuzhiyun rphy->grf_base = syscon_get_regmap(parent);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (rphy->grf_base <= 0) {
598*4882a593Smuzhiyun dev_err(dev, "get syscon grf regmap failed\n");
599*4882a593Smuzhiyun return -EINVAL;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (dev_read_bool(dev, "rockchip,usbgrf")) {
603*4882a593Smuzhiyun ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
604*4882a593Smuzhiyun "rockchip,usbgrf", &syscon);
605*4882a593Smuzhiyun if (ret) {
606*4882a593Smuzhiyun dev_err(dev, "get syscon usbgrf failed\n");
607*4882a593Smuzhiyun return ret;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun rphy->usbgrf_base = syscon_get_regmap(syscon);
611*4882a593Smuzhiyun if (rphy->usbgrf_base <= 0) {
612*4882a593Smuzhiyun dev_err(dev, "get syscon usbgrf regmap failed\n");
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun rphy->usbgrf_base = NULL;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (!strncmp(parent->name, "root_driver", 11)) {
620*4882a593Smuzhiyun ret = dev_read_resource(dev, 0, &res);
621*4882a593Smuzhiyun reg = res.start;
622*4882a593Smuzhiyun } else {
623*4882a593Smuzhiyun ret = ofnode_read_u32(dev_ofnode(dev), "reg", ®);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (ret) {
627*4882a593Smuzhiyun dev_err(dev, "could not read reg\n");
628*4882a593Smuzhiyun return -EINVAL;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = reset_get_by_name(dev, "phy", &rphy->phy_rst);
632*4882a593Smuzhiyun if (ret)
633*4882a593Smuzhiyun dev_dbg(dev, "no u2phy reset control specified\n");
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun phy_cfgs =
636*4882a593Smuzhiyun (const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
637*4882a593Smuzhiyun if (!phy_cfgs) {
638*4882a593Smuzhiyun dev_err(dev, "unable to get phy_cfgs\n");
639*4882a593Smuzhiyun return -EINVAL;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* find out a proper config which can be matched with dt. */
643*4882a593Smuzhiyun index = 0;
644*4882a593Smuzhiyun do {
645*4882a593Smuzhiyun if (phy_cfgs[index].reg == reg) {
646*4882a593Smuzhiyun rphy->phy_cfg = &phy_cfgs[index];
647*4882a593Smuzhiyun break;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun ++index;
650*4882a593Smuzhiyun } while (phy_cfgs[index].reg);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (!rphy->phy_cfg) {
653*4882a593Smuzhiyun dev_err(dev, "no phy-config can be matched\n");
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (rphy->phy_cfg->phy_tuning)
658*4882a593Smuzhiyun rphy->phy_cfg->phy_tuning(rphy);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
rk322x_usb2phy_tuning(struct rockchip_usb2phy * rphy)663*4882a593Smuzhiyun static int rk322x_usb2phy_tuning(struct rockchip_usb2phy *rphy)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
666*4882a593Smuzhiyun int ret = 0;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Open pre-emphasize in non-chirp state for PHY0 otg port */
669*4882a593Smuzhiyun if (rphy->phy_cfg->reg == 0x760)
670*4882a593Smuzhiyun ret = regmap_write(base, 0x76c, 0x00070004);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
rk3308_usb2phy_tuning(struct rockchip_usb2phy * rphy)675*4882a593Smuzhiyun static int rk3308_usb2phy_tuning(struct rockchip_usb2phy *rphy)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
678*4882a593Smuzhiyun unsigned int tmp, orig;
679*4882a593Smuzhiyun int ret;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (soc_is_rk3308bs()) {
682*4882a593Smuzhiyun /* Enable otg/host port pre-emphasis during non-chirp phase */
683*4882a593Smuzhiyun ret = regmap_read(base, 0, &orig);
684*4882a593Smuzhiyun if (ret)
685*4882a593Smuzhiyun return ret;
686*4882a593Smuzhiyun tmp = orig & ~GENMASK(2, 0);
687*4882a593Smuzhiyun tmp |= BIT(2) & GENMASK(2, 0);
688*4882a593Smuzhiyun ret = regmap_write(base, 0, tmp);
689*4882a593Smuzhiyun if (ret)
690*4882a593Smuzhiyun return ret;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Set otg port squelch trigger point configure to 100mv */
693*4882a593Smuzhiyun ret = regmap_read(base, 0x004, &orig);
694*4882a593Smuzhiyun if (ret)
695*4882a593Smuzhiyun return ret;
696*4882a593Smuzhiyun tmp = orig & ~GENMASK(7, 5);
697*4882a593Smuzhiyun tmp |= 0x40 & GENMASK(7, 5);
698*4882a593Smuzhiyun ret = regmap_write(base, 0x004, tmp);
699*4882a593Smuzhiyun if (ret)
700*4882a593Smuzhiyun return ret;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun ret = regmap_read(base, 0x008, &orig);
703*4882a593Smuzhiyun if (ret)
704*4882a593Smuzhiyun return ret;
705*4882a593Smuzhiyun tmp = orig & ~BIT(0);
706*4882a593Smuzhiyun tmp |= 0x1 & BIT(0);
707*4882a593Smuzhiyun ret = regmap_write(base, 0x008, tmp);
708*4882a593Smuzhiyun if (ret)
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Enable host port pre-emphasis during non-chirp phase */
712*4882a593Smuzhiyun ret = regmap_read(base, 0x400, &orig);
713*4882a593Smuzhiyun if (ret)
714*4882a593Smuzhiyun return ret;
715*4882a593Smuzhiyun tmp = orig & ~GENMASK(2, 0);
716*4882a593Smuzhiyun tmp |= BIT(2) & GENMASK(2, 0);
717*4882a593Smuzhiyun ret = regmap_write(base, 0x400, tmp);
718*4882a593Smuzhiyun if (ret)
719*4882a593Smuzhiyun return ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Set host port squelch trigger point configure to 100mv */
722*4882a593Smuzhiyun ret = regmap_read(base, 0x404, &orig);
723*4882a593Smuzhiyun if (ret)
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun tmp = orig & ~GENMASK(7, 5);
726*4882a593Smuzhiyun tmp |= 0x40 & GENMASK(7, 5);
727*4882a593Smuzhiyun ret = regmap_write(base, 0x404, tmp);
728*4882a593Smuzhiyun if (ret)
729*4882a593Smuzhiyun return ret;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun ret = regmap_read(base, 0x408, &orig);
732*4882a593Smuzhiyun if (ret)
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun tmp = orig & ~BIT(0);
735*4882a593Smuzhiyun tmp |= 0x1 & BIT(0);
736*4882a593Smuzhiyun ret = regmap_write(base, 0x408, tmp);
737*4882a593Smuzhiyun if (ret)
738*4882a593Smuzhiyun return ret;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
rk3328_usb2phy_tuning(struct rockchip_usb2phy * rphy)744*4882a593Smuzhiyun static int rk3328_usb2phy_tuning(struct rockchip_usb2phy *rphy)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
747*4882a593Smuzhiyun unsigned int tmp, orig;
748*4882a593Smuzhiyun int ret;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (soc_is_px30s()) {
751*4882a593Smuzhiyun /* Enable otg/host port pre-emphasis during non-chirp phase */
752*4882a593Smuzhiyun ret = regmap_read(base, 0x8000, &orig);
753*4882a593Smuzhiyun if (ret)
754*4882a593Smuzhiyun return ret;
755*4882a593Smuzhiyun tmp = orig & ~GENMASK(2, 0);
756*4882a593Smuzhiyun tmp |= BIT(2) & GENMASK(2, 0);
757*4882a593Smuzhiyun ret = regmap_write(base, 0x8000, tmp);
758*4882a593Smuzhiyun if (ret)
759*4882a593Smuzhiyun return ret;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Set otg port squelch trigger point configure to 100mv */
762*4882a593Smuzhiyun ret = regmap_read(base, 0x8004, &orig);
763*4882a593Smuzhiyun if (ret)
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun tmp = orig & ~GENMASK(7, 5);
766*4882a593Smuzhiyun tmp |= 0x40 & GENMASK(7, 5);
767*4882a593Smuzhiyun ret = regmap_write(base, 0x8004, tmp);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun return ret;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ret = regmap_read(base, 0x8008, &orig);
772*4882a593Smuzhiyun if (ret)
773*4882a593Smuzhiyun return ret;
774*4882a593Smuzhiyun tmp = orig & ~BIT(0);
775*4882a593Smuzhiyun tmp |= 0x1 & BIT(0);
776*4882a593Smuzhiyun ret = regmap_write(base, 0x8008, tmp);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Enable host port pre-emphasis during non-chirp phase */
781*4882a593Smuzhiyun ret = regmap_read(base, 0x8400, &orig);
782*4882a593Smuzhiyun if (ret)
783*4882a593Smuzhiyun return ret;
784*4882a593Smuzhiyun tmp = orig & ~GENMASK(2, 0);
785*4882a593Smuzhiyun tmp |= BIT(2) & GENMASK(2, 0);
786*4882a593Smuzhiyun ret = regmap_write(base, 0x8400, tmp);
787*4882a593Smuzhiyun if (ret)
788*4882a593Smuzhiyun return ret;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Set host port squelch trigger point configure to 100mv */
791*4882a593Smuzhiyun ret = regmap_read(base, 0x8404, &orig);
792*4882a593Smuzhiyun if (ret)
793*4882a593Smuzhiyun return ret;
794*4882a593Smuzhiyun tmp = orig & ~GENMASK(7, 5);
795*4882a593Smuzhiyun tmp |= 0x40 & GENMASK(7, 5);
796*4882a593Smuzhiyun ret = regmap_write(base, 0x8404, tmp);
797*4882a593Smuzhiyun if (ret)
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun ret = regmap_read(base, 0x8408, &orig);
801*4882a593Smuzhiyun if (ret)
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun tmp = orig & ~BIT(0);
804*4882a593Smuzhiyun tmp |= 0x1 & BIT(0);
805*4882a593Smuzhiyun ret = regmap_write(base, 0x8408, tmp);
806*4882a593Smuzhiyun if (ret)
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
rv1106_usb2phy_tuning(struct rockchip_usb2phy * rphy)813*4882a593Smuzhiyun static int rv1106_usb2phy_tuning(struct rockchip_usb2phy *rphy)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun u32 reg;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /* Set HS disconnect detect mode to single ended detect mode */
818*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x70);
819*4882a593Smuzhiyun writel(reg | BIT(2), rphy->phy_base + 0x70);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
rk3528_usb2phy_tuning(struct rockchip_usb2phy * rphy)824*4882a593Smuzhiyun static int rk3528_usb2phy_tuning(struct rockchip_usb2phy *rphy)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun u32 reg;
827*4882a593Smuzhiyun int ret = 0;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (IS_ERR(rphy->phy_base)) {
830*4882a593Smuzhiyun return PTR_ERR(rphy->phy_base);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Turn off otg port differential receiver in suspend mode */
834*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x30);
835*4882a593Smuzhiyun writel(reg & ~BIT(2), rphy->phy_base + 0x30);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Turn off host port differential receiver in suspend mode */
838*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x0430);
839*4882a593Smuzhiyun writel(reg & ~BIT(2), rphy->phy_base + 0x0430);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Set otg port HS eye height to 400mv(default is 450mv) */
842*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x30);
843*4882a593Smuzhiyun reg &= ~GENMASK(6, 4);
844*4882a593Smuzhiyun reg |= (0x00 << 4);
845*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x30);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Set host port HS eye height to 400mv(default is 450mv) */
848*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x430);
849*4882a593Smuzhiyun reg &= ~GENMASK(6, 4);
850*4882a593Smuzhiyun reg |= (0x00 << 4);
851*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x430);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Choose the Tx fs/ls data as linestate from TX driver for otg port */
854*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x94);
855*4882a593Smuzhiyun reg &= ~GENMASK(6, 3);
856*4882a593Smuzhiyun reg |= (0x03 << 3);
857*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x94);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* Turn on output clk of phy*/
860*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x41c);
861*4882a593Smuzhiyun reg &= ~GENMASK(7, 2);
862*4882a593Smuzhiyun reg |= (0x27 << 2);
863*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x41c);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return ret;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
rk3562_usb2phy_tuning(struct rockchip_usb2phy * rphy)868*4882a593Smuzhiyun static int rk3562_usb2phy_tuning(struct rockchip_usb2phy *rphy)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun u32 reg;
871*4882a593Smuzhiyun int ret = 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (IS_ERR(rphy->phy_base)) {
874*4882a593Smuzhiyun return PTR_ERR(rphy->phy_base);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Turn off differential receiver by default to save power */
878*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x30);
879*4882a593Smuzhiyun writel(reg & ~BIT(2), rphy->phy_base + 0x30);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x0430);
882*4882a593Smuzhiyun writel(reg & ~BIT(2), rphy->phy_base + 0x0430);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Enable pre-emphasis during non-chirp phase */
885*4882a593Smuzhiyun reg = readl(rphy->phy_base);
886*4882a593Smuzhiyun reg &= ~GENMASK(2, 0);
887*4882a593Smuzhiyun reg |= 0x04;
888*4882a593Smuzhiyun writel(reg, rphy->phy_base);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x0400);
891*4882a593Smuzhiyun reg &= ~GENMASK(2, 0);
892*4882a593Smuzhiyun reg |= 0x04;
893*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x0400);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Set HS eye height to 425mv(default is 400mv) */
896*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x0030);
897*4882a593Smuzhiyun reg &= ~GENMASK(6, 4);
898*4882a593Smuzhiyun reg |= (0x05 << 4);
899*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x0030);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun reg = readl(rphy->phy_base + 0x0430);
902*4882a593Smuzhiyun reg &= ~GENMASK(6, 4);
903*4882a593Smuzhiyun reg |= (0x05 << 4);
904*4882a593Smuzhiyun writel(reg, rphy->phy_base + 0x0430);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return ret;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
rk3588_usb2phy_tuning(struct rockchip_usb2phy * rphy)909*4882a593Smuzhiyun static int rk3588_usb2phy_tuning(struct rockchip_usb2phy *rphy)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct regmap *base = get_reg_base(rphy);
912*4882a593Smuzhiyun int ret;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Deassert SIDDQ to power on analog block */
915*4882a593Smuzhiyun ret = regmap_write(base, 0x0008, GENMASK(29, 29) | 0x0000);
916*4882a593Smuzhiyun if (ret)
917*4882a593Smuzhiyun return ret;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* Do reset after exit IDDQ mode */
920*4882a593Smuzhiyun ret = rockchip_usb2phy_reset(rphy);
921*4882a593Smuzhiyun if (ret)
922*4882a593Smuzhiyun return ret;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
925*4882a593Smuzhiyun ret = regmap_write(base, 0x0004, GENMASK(27, 24) | 0x0900);
926*4882a593Smuzhiyun if (ret)
927*4882a593Smuzhiyun return ret;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
930*4882a593Smuzhiyun ret = regmap_write(base, 0x0008, GENMASK(20, 19) | 0x0010);
931*4882a593Smuzhiyun if (ret)
932*4882a593Smuzhiyun return ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static struct phy_ops rockchip_usb2phy_ops = {
938*4882a593Smuzhiyun .init = rockchip_usb2phy_init,
939*4882a593Smuzhiyun .exit = rockchip_usb2phy_exit,
940*4882a593Smuzhiyun .power_on = rockchip_usb2phy_power_on,
941*4882a593Smuzhiyun .power_off = rockchip_usb2phy_power_off,
942*4882a593Smuzhiyun .of_xlate = rockchip_usb2phy_of_xlate,
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk1808_phy_cfgs[] = {
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun .reg = 0x100,
948*4882a593Smuzhiyun .num_ports = 2,
949*4882a593Smuzhiyun .clkout_ctl = { 0x108, 4, 4, 1, 0 },
950*4882a593Smuzhiyun .port_cfgs = {
951*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
952*4882a593Smuzhiyun .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
953*4882a593Smuzhiyun .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
954*4882a593Smuzhiyun .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
955*4882a593Smuzhiyun .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
956*4882a593Smuzhiyun .iddig_output = { 0x0100, 10, 10, 0, 1 },
957*4882a593Smuzhiyun .iddig_en = { 0x0100, 9, 9, 0, 1 },
958*4882a593Smuzhiyun .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
959*4882a593Smuzhiyun .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
960*4882a593Smuzhiyun .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
961*4882a593Smuzhiyun .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
962*4882a593Smuzhiyun .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
963*4882a593Smuzhiyun .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
964*4882a593Smuzhiyun .ls_det_en = { 0x0110, 0, 0, 0, 1 },
965*4882a593Smuzhiyun .ls_det_st = { 0x0114, 0, 0, 0, 1 },
966*4882a593Smuzhiyun .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
967*4882a593Smuzhiyun .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
968*4882a593Smuzhiyun .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
969*4882a593Smuzhiyun .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
970*4882a593Smuzhiyun .utmi_ls = { 0x0120, 5, 4, 0, 1 },
971*4882a593Smuzhiyun .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
972*4882a593Smuzhiyun },
973*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
974*4882a593Smuzhiyun .phy_sus = { 0x104, 8, 0, 0, 0x1d1 },
975*4882a593Smuzhiyun .ls_det_en = { 0x110, 1, 1, 0, 1 },
976*4882a593Smuzhiyun .ls_det_st = { 0x114, 1, 1, 0, 1 },
977*4882a593Smuzhiyun .ls_det_clr = { 0x118, 1, 1, 0, 1 },
978*4882a593Smuzhiyun .utmi_ls = { 0x120, 17, 16, 0, 1 },
979*4882a593Smuzhiyun .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun },
982*4882a593Smuzhiyun .chg_det = {
983*4882a593Smuzhiyun .opmode = { 0x0100, 3, 0, 5, 1 },
984*4882a593Smuzhiyun .cp_det = { 0x0120, 24, 24, 0, 1 },
985*4882a593Smuzhiyun .dcp_det = { 0x0120, 23, 23, 0, 1 },
986*4882a593Smuzhiyun .dp_det = { 0x0120, 25, 25, 0, 1 },
987*4882a593Smuzhiyun .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
988*4882a593Smuzhiyun .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
989*4882a593Smuzhiyun .idp_src_en = { 0x0108, 9, 9, 0, 1 },
990*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
991*4882a593Smuzhiyun .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
992*4882a593Smuzhiyun .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
993*4882a593Smuzhiyun },
994*4882a593Smuzhiyun },
995*4882a593Smuzhiyun { /* sentinel */ }
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3036_phy_cfgs[] = {
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun .reg = 0x17c,
1001*4882a593Smuzhiyun .num_ports = 2,
1002*4882a593Smuzhiyun .clkout_ctl = { 0x017c, 11, 11, 1, 0 },
1003*4882a593Smuzhiyun .port_cfgs = {
1004*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1005*4882a593Smuzhiyun .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 },
1006*4882a593Smuzhiyun .bvalid_det_en = { 0x017c, 14, 14, 0, 1 },
1007*4882a593Smuzhiyun .bvalid_det_st = { 0x017c, 15, 15, 0, 1 },
1008*4882a593Smuzhiyun .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 },
1009*4882a593Smuzhiyun .iddig_output = { 0x017c, 10, 10, 0, 1 },
1010*4882a593Smuzhiyun .iddig_en = { 0x017c, 9, 9, 0, 1 },
1011*4882a593Smuzhiyun .idfall_det_en = { 0x01a0, 2, 2, 0, 1 },
1012*4882a593Smuzhiyun .idfall_det_st = { 0x01a0, 3, 3, 0, 1 },
1013*4882a593Smuzhiyun .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1014*4882a593Smuzhiyun .idrise_det_en = { 0x01a0, 0, 0, 0, 1 },
1015*4882a593Smuzhiyun .idrise_det_st = { 0x01a0, 1, 1, 0, 1 },
1016*4882a593Smuzhiyun .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1017*4882a593Smuzhiyun .ls_det_en = { 0x017c, 12, 12, 0, 1 },
1018*4882a593Smuzhiyun .ls_det_st = { 0x017c, 13, 13, 0, 1 },
1019*4882a593Smuzhiyun .ls_det_clr = { 0x017c, 13, 13, 0, 1 },
1020*4882a593Smuzhiyun .utmi_bvalid = { 0x014c, 5, 5, 0, 1 },
1021*4882a593Smuzhiyun .utmi_iddig = { 0x014c, 8, 8, 0, 1 },
1022*4882a593Smuzhiyun .utmi_ls = { 0x014c, 7, 6, 0, 1 },
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1025*4882a593Smuzhiyun .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 },
1026*4882a593Smuzhiyun .ls_det_en = { 0x0194, 14, 14, 0, 1 },
1027*4882a593Smuzhiyun .ls_det_st = { 0x0194, 15, 15, 0, 1 },
1028*4882a593Smuzhiyun .ls_det_clr = { 0x0194, 15, 15, 0, 1 }
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun },
1031*4882a593Smuzhiyun },
1032*4882a593Smuzhiyun { /* sentinel */ }
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun .reg = 0x17c,
1038*4882a593Smuzhiyun .num_ports = 2,
1039*4882a593Smuzhiyun .clkout_ctl = { 0x0190, 15, 15, 1, 0 },
1040*4882a593Smuzhiyun .port_cfgs = {
1041*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1042*4882a593Smuzhiyun .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 },
1043*4882a593Smuzhiyun .bvalid_det_en = { 0x017c, 14, 14, 0, 1 },
1044*4882a593Smuzhiyun .bvalid_det_st = { 0x017c, 15, 15, 0, 1 },
1045*4882a593Smuzhiyun .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 },
1046*4882a593Smuzhiyun .iddig_output = { 0x017c, 10, 10, 0, 1 },
1047*4882a593Smuzhiyun .iddig_en = { 0x017c, 9, 9, 0, 1 },
1048*4882a593Smuzhiyun .idfall_det_en = { 0x01a0, 2, 2, 0, 1 },
1049*4882a593Smuzhiyun .idfall_det_st = { 0x01a0, 3, 3, 0, 1 },
1050*4882a593Smuzhiyun .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1051*4882a593Smuzhiyun .idrise_det_en = { 0x01a0, 0, 0, 0, 1 },
1052*4882a593Smuzhiyun .idrise_det_st = { 0x01a0, 1, 1, 0, 1 },
1053*4882a593Smuzhiyun .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1054*4882a593Smuzhiyun .ls_det_en = { 0x017c, 12, 12, 0, 1 },
1055*4882a593Smuzhiyun .ls_det_st = { 0x017c, 13, 13, 0, 1 },
1056*4882a593Smuzhiyun .ls_det_clr = { 0x017c, 13, 13, 0, 1 },
1057*4882a593Smuzhiyun .utmi_bvalid = { 0x014c, 5, 5, 0, 1 },
1058*4882a593Smuzhiyun .utmi_iddig = { 0x014c, 8, 8, 0, 1 },
1059*4882a593Smuzhiyun .utmi_ls = { 0x014c, 7, 6, 0, 1 },
1060*4882a593Smuzhiyun },
1061*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1062*4882a593Smuzhiyun .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 },
1063*4882a593Smuzhiyun .ls_det_en = { 0x0194, 14, 14, 0, 1 },
1064*4882a593Smuzhiyun .ls_det_st = { 0x0194, 15, 15, 0, 1 },
1065*4882a593Smuzhiyun .ls_det_clr = { 0x0194, 15, 15, 0, 1 }
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun },
1068*4882a593Smuzhiyun .chg_det = {
1069*4882a593Smuzhiyun .opmode = { 0x017c, 3, 0, 5, 1 },
1070*4882a593Smuzhiyun .cp_det = { 0x02c0, 6, 6, 0, 1 },
1071*4882a593Smuzhiyun .dcp_det = { 0x02c0, 5, 5, 0, 1 },
1072*4882a593Smuzhiyun .dp_det = { 0x02c0, 7, 7, 0, 1 },
1073*4882a593Smuzhiyun .idm_sink_en = { 0x0184, 8, 8, 0, 1 },
1074*4882a593Smuzhiyun .idp_sink_en = { 0x0184, 7, 7, 0, 1 },
1075*4882a593Smuzhiyun .idp_src_en = { 0x0184, 9, 9, 0, 1 },
1076*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0184, 10, 10, 0, 1 },
1077*4882a593Smuzhiyun .vdm_src_en = { 0x0184, 12, 12, 0, 1 },
1078*4882a593Smuzhiyun .vdp_src_en = { 0x0184, 11, 11, 0, 1 },
1079*4882a593Smuzhiyun },
1080*4882a593Smuzhiyun },
1081*4882a593Smuzhiyun { /* sentinel */ }
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk322x_phy_cfgs[] = {
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun .reg = 0x760,
1087*4882a593Smuzhiyun .num_ports = 2,
1088*4882a593Smuzhiyun .phy_tuning = rk322x_usb2phy_tuning,
1089*4882a593Smuzhiyun .clkout_ctl = { 0x0768, 4, 4, 1, 0 },
1090*4882a593Smuzhiyun .port_cfgs = {
1091*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1092*4882a593Smuzhiyun .phy_sus = { 0x0760, 8, 0, 0, 0x1d1 },
1093*4882a593Smuzhiyun .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
1094*4882a593Smuzhiyun .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
1095*4882a593Smuzhiyun .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1096*4882a593Smuzhiyun .iddig_output = { 0x0760, 10, 10, 0, 1 },
1097*4882a593Smuzhiyun .iddig_en = { 0x0760, 9, 9, 0, 1 },
1098*4882a593Smuzhiyun .idfall_det_en = { 0x0680, 6, 6, 0, 1 },
1099*4882a593Smuzhiyun .idfall_det_st = { 0x0690, 6, 6, 0, 1 },
1100*4882a593Smuzhiyun .idfall_det_clr = { 0x06a0, 6, 6, 0, 1 },
1101*4882a593Smuzhiyun .idrise_det_en = { 0x0680, 5, 5, 0, 1 },
1102*4882a593Smuzhiyun .idrise_det_st = { 0x0690, 5, 5, 0, 1 },
1103*4882a593Smuzhiyun .idrise_det_clr = { 0x06a0, 5, 5, 0, 1 },
1104*4882a593Smuzhiyun .ls_det_en = { 0x0680, 2, 2, 0, 1 },
1105*4882a593Smuzhiyun .ls_det_st = { 0x0690, 2, 2, 0, 1 },
1106*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
1107*4882a593Smuzhiyun .utmi_bvalid = { 0x0480, 4, 4, 0, 1 },
1108*4882a593Smuzhiyun .utmi_iddig = { 0x0480, 1, 1, 0, 1 },
1109*4882a593Smuzhiyun .utmi_ls = { 0x0480, 3, 2, 0, 1 },
1110*4882a593Smuzhiyun .vbus_det_en = { 0x0788, 15, 15, 1, 0 },
1111*4882a593Smuzhiyun },
1112*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1113*4882a593Smuzhiyun .phy_sus = { 0x0764, 8, 0, 0, 0x1d1 },
1114*4882a593Smuzhiyun .ls_det_en = { 0x0680, 4, 4, 0, 1 },
1115*4882a593Smuzhiyun .ls_det_st = { 0x0690, 4, 4, 0, 1 },
1116*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 4, 4, 0, 1 }
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun },
1119*4882a593Smuzhiyun .chg_det = {
1120*4882a593Smuzhiyun .opmode = { 0x0760, 3, 0, 5, 1 },
1121*4882a593Smuzhiyun .cp_det = { 0x0884, 4, 4, 0, 1 },
1122*4882a593Smuzhiyun .dcp_det = { 0x0884, 3, 3, 0, 1 },
1123*4882a593Smuzhiyun .dp_det = { 0x0884, 5, 5, 0, 1 },
1124*4882a593Smuzhiyun .idm_sink_en = { 0x0768, 8, 8, 0, 1 },
1125*4882a593Smuzhiyun .idp_sink_en = { 0x0768, 7, 7, 0, 1 },
1126*4882a593Smuzhiyun .idp_src_en = { 0x0768, 9, 9, 0, 1 },
1127*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0768, 10, 10, 0, 1 },
1128*4882a593Smuzhiyun .vdm_src_en = { 0x0768, 12, 12, 0, 1 },
1129*4882a593Smuzhiyun .vdp_src_en = { 0x0768, 11, 11, 0, 1 },
1130*4882a593Smuzhiyun },
1131*4882a593Smuzhiyun },
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun .reg = 0x800,
1134*4882a593Smuzhiyun .num_ports = 2,
1135*4882a593Smuzhiyun .clkout_ctl = { 0x0808, 4, 4, 1, 0 },
1136*4882a593Smuzhiyun .port_cfgs = {
1137*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1138*4882a593Smuzhiyun .phy_sus = { 0x804, 8, 0, 0, 0x1d1 },
1139*4882a593Smuzhiyun .ls_det_en = { 0x0684, 1, 1, 0, 1 },
1140*4882a593Smuzhiyun .ls_det_st = { 0x0694, 1, 1, 0, 1 },
1141*4882a593Smuzhiyun .ls_det_clr = { 0x06a4, 1, 1, 0, 1 }
1142*4882a593Smuzhiyun },
1143*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1144*4882a593Smuzhiyun .phy_sus = { 0x800, 8, 0, 0, 0x1d1 },
1145*4882a593Smuzhiyun .ls_det_en = { 0x0684, 0, 0, 0, 1 },
1146*4882a593Smuzhiyun .ls_det_st = { 0x0694, 0, 0, 0, 1 },
1147*4882a593Smuzhiyun .ls_det_clr = { 0x06a4, 0, 0, 0, 1 }
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun },
1150*4882a593Smuzhiyun },
1151*4882a593Smuzhiyun { /* sentinel */ }
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3308_phy_cfgs[] = {
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun .reg = 0x100,
1157*4882a593Smuzhiyun .num_ports = 2,
1158*4882a593Smuzhiyun .phy_tuning = rk3308_usb2phy_tuning,
1159*4882a593Smuzhiyun .clkout_ctl = { 0x0108, 4, 4, 1, 0 },
1160*4882a593Smuzhiyun .port_cfgs = {
1161*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1162*4882a593Smuzhiyun .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1163*4882a593Smuzhiyun .bvalid_det_en = { 0x3020, 2, 2, 0, 1 },
1164*4882a593Smuzhiyun .bvalid_det_st = { 0x3024, 2, 2, 0, 1 },
1165*4882a593Smuzhiyun .bvalid_det_clr = { 0x3028, 2, 2, 0, 1 },
1166*4882a593Smuzhiyun .iddig_output = { 0x0100, 10, 10, 0, 1 },
1167*4882a593Smuzhiyun .iddig_en = { 0x0100, 9, 9, 0, 1 },
1168*4882a593Smuzhiyun .idfall_det_en = { 0x3020, 5, 5, 0, 1 },
1169*4882a593Smuzhiyun .idfall_det_st = { 0x3024, 5, 5, 0, 1 },
1170*4882a593Smuzhiyun .idfall_det_clr = { 0x3028, 5, 5, 0, 1 },
1171*4882a593Smuzhiyun .idrise_det_en = { 0x3020, 4, 4, 0, 1 },
1172*4882a593Smuzhiyun .idrise_det_st = { 0x3024, 4, 4, 0, 1 },
1173*4882a593Smuzhiyun .idrise_det_clr = { 0x3028, 4, 4, 0, 1 },
1174*4882a593Smuzhiyun .ls_det_en = { 0x3020, 0, 0, 0, 1 },
1175*4882a593Smuzhiyun .ls_det_st = { 0x3024, 0, 0, 0, 1 },
1176*4882a593Smuzhiyun .ls_det_clr = { 0x3028, 0, 0, 0, 1 },
1177*4882a593Smuzhiyun .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1178*4882a593Smuzhiyun .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1179*4882a593Smuzhiyun .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1180*4882a593Smuzhiyun .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1181*4882a593Smuzhiyun .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
1182*4882a593Smuzhiyun },
1183*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1184*4882a593Smuzhiyun .phy_sus = { 0x0104, 8, 0, 0, 0x1d1 },
1185*4882a593Smuzhiyun .ls_det_en = { 0x3020, 1, 1, 0, 1 },
1186*4882a593Smuzhiyun .ls_det_st = { 0x3024, 1, 1, 0, 1 },
1187*4882a593Smuzhiyun .ls_det_clr = { 0x3028, 1, 1, 0, 1 },
1188*4882a593Smuzhiyun .utmi_ls = { 0x120, 17, 16, 0, 1 },
1189*4882a593Smuzhiyun .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun },
1192*4882a593Smuzhiyun .chg_det = {
1193*4882a593Smuzhiyun .opmode = { 0x0100, 3, 0, 5, 1 },
1194*4882a593Smuzhiyun .cp_det = { 0x0120, 24, 24, 0, 1 },
1195*4882a593Smuzhiyun .dcp_det = { 0x0120, 23, 23, 0, 1 },
1196*4882a593Smuzhiyun .dp_det = { 0x0120, 25, 25, 0, 1 },
1197*4882a593Smuzhiyun .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1198*4882a593Smuzhiyun .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1199*4882a593Smuzhiyun .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1200*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1201*4882a593Smuzhiyun .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1202*4882a593Smuzhiyun .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1203*4882a593Smuzhiyun },
1204*4882a593Smuzhiyun },
1205*4882a593Smuzhiyun { /* sentinel */ }
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun .reg = 0x100,
1211*4882a593Smuzhiyun .num_ports = 2,
1212*4882a593Smuzhiyun .phy_tuning = rk3328_usb2phy_tuning,
1213*4882a593Smuzhiyun .clkout_ctl = { 0x108, 4, 4, 1, 0 },
1214*4882a593Smuzhiyun .port_cfgs = {
1215*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1216*4882a593Smuzhiyun .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1217*4882a593Smuzhiyun .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
1218*4882a593Smuzhiyun .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
1219*4882a593Smuzhiyun .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1220*4882a593Smuzhiyun .iddig_output = { 0x0100, 10, 10, 0, 1 },
1221*4882a593Smuzhiyun .iddig_en = { 0x0100, 9, 9, 0, 1 },
1222*4882a593Smuzhiyun .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
1223*4882a593Smuzhiyun .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
1224*4882a593Smuzhiyun .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1225*4882a593Smuzhiyun .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
1226*4882a593Smuzhiyun .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
1227*4882a593Smuzhiyun .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1228*4882a593Smuzhiyun .ls_det_en = { 0x0110, 0, 0, 0, 1 },
1229*4882a593Smuzhiyun .ls_det_st = { 0x0114, 0, 0, 0, 1 },
1230*4882a593Smuzhiyun .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
1231*4882a593Smuzhiyun .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1232*4882a593Smuzhiyun .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1233*4882a593Smuzhiyun .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1234*4882a593Smuzhiyun .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1235*4882a593Smuzhiyun .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
1236*4882a593Smuzhiyun },
1237*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1238*4882a593Smuzhiyun .phy_sus = { 0x104, 8, 0, 0, 0x1d1 },
1239*4882a593Smuzhiyun .ls_det_en = { 0x110, 1, 1, 0, 1 },
1240*4882a593Smuzhiyun .ls_det_st = { 0x114, 1, 1, 0, 1 },
1241*4882a593Smuzhiyun .ls_det_clr = { 0x118, 1, 1, 0, 1 },
1242*4882a593Smuzhiyun .utmi_ls = { 0x120, 17, 16, 0, 1 },
1243*4882a593Smuzhiyun .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun },
1246*4882a593Smuzhiyun .chg_det = {
1247*4882a593Smuzhiyun .opmode = { 0x0100, 3, 0, 5, 1 },
1248*4882a593Smuzhiyun .cp_det = { 0x0120, 24, 24, 0, 1 },
1249*4882a593Smuzhiyun .dcp_det = { 0x0120, 23, 23, 0, 1 },
1250*4882a593Smuzhiyun .dp_det = { 0x0120, 25, 25, 0, 1 },
1251*4882a593Smuzhiyun .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1252*4882a593Smuzhiyun .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1253*4882a593Smuzhiyun .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1254*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1255*4882a593Smuzhiyun .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1256*4882a593Smuzhiyun .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1257*4882a593Smuzhiyun },
1258*4882a593Smuzhiyun },
1259*4882a593Smuzhiyun { /* sentinel */ }
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3368_phy_cfgs[] = {
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun .reg = 0x700,
1265*4882a593Smuzhiyun .num_ports = 2,
1266*4882a593Smuzhiyun .clkout_ctl = { 0x0724, 15, 15, 1, 0 },
1267*4882a593Smuzhiyun .port_cfgs = {
1268*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1269*4882a593Smuzhiyun .phy_sus = { 0x0700, 8, 0, 0, 0x1d1 },
1270*4882a593Smuzhiyun .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
1271*4882a593Smuzhiyun .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
1272*4882a593Smuzhiyun .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1273*4882a593Smuzhiyun .ls_det_en = { 0x0680, 2, 2, 0, 1 },
1274*4882a593Smuzhiyun .ls_det_st = { 0x0690, 2, 2, 0, 1 },
1275*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
1276*4882a593Smuzhiyun .utmi_bvalid = { 0x04bc, 23, 23, 0, 1 },
1277*4882a593Smuzhiyun .utmi_ls = { 0x04bc, 25, 24, 0, 1 },
1278*4882a593Smuzhiyun },
1279*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1280*4882a593Smuzhiyun .phy_sus = { 0x0728, 8, 0, 0, 0x1d1 },
1281*4882a593Smuzhiyun .ls_det_en = { 0x0680, 4, 4, 0, 1 },
1282*4882a593Smuzhiyun .ls_det_st = { 0x0690, 4, 4, 0, 1 },
1283*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 4, 4, 0, 1 }
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun },
1286*4882a593Smuzhiyun .chg_det = {
1287*4882a593Smuzhiyun .opmode = { 0x0700, 3, 0, 5, 1 },
1288*4882a593Smuzhiyun .cp_det = { 0x04b8, 30, 30, 0, 1 },
1289*4882a593Smuzhiyun .dcp_det = { 0x04b8, 29, 29, 0, 1 },
1290*4882a593Smuzhiyun .dp_det = { 0x04b8, 31, 31, 0, 1 },
1291*4882a593Smuzhiyun .idm_sink_en = { 0x0718, 8, 8, 0, 1 },
1292*4882a593Smuzhiyun .idp_sink_en = { 0x0718, 7, 7, 0, 1 },
1293*4882a593Smuzhiyun .idp_src_en = { 0x0718, 9, 9, 0, 1 },
1294*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0718, 10, 10, 0, 1 },
1295*4882a593Smuzhiyun .vdm_src_en = { 0x0718, 12, 12, 0, 1 },
1296*4882a593Smuzhiyun .vdp_src_en = { 0x0718, 11, 11, 0, 1 },
1297*4882a593Smuzhiyun },
1298*4882a593Smuzhiyun },
1299*4882a593Smuzhiyun { /* sentinel */ }
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3399_phy_cfgs[] = {
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun .reg = 0xe450,
1305*4882a593Smuzhiyun .num_ports = 2,
1306*4882a593Smuzhiyun .clkout_ctl = { 0xe450, 4, 4, 1, 0 },
1307*4882a593Smuzhiyun .port_cfgs = {
1308*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1309*4882a593Smuzhiyun .phy_sus = { 0xe454, 8, 0, 0x052, 0x1d1 },
1310*4882a593Smuzhiyun .bvalid_det_en = { 0xe3c0, 3, 3, 0, 1 },
1311*4882a593Smuzhiyun .bvalid_det_st = { 0xe3e0, 3, 3, 0, 1 },
1312*4882a593Smuzhiyun .bvalid_det_clr = { 0xe3d0, 3, 3, 0, 1 },
1313*4882a593Smuzhiyun .idfall_det_en = { 0xe3c0, 5, 5, 0, 1 },
1314*4882a593Smuzhiyun .idfall_det_st = { 0xe3e0, 5, 5, 0, 1 },
1315*4882a593Smuzhiyun .idfall_det_clr = { 0xe3d0, 5, 5, 0, 1 },
1316*4882a593Smuzhiyun .idrise_det_en = { 0xe3c0, 4, 4, 0, 1 },
1317*4882a593Smuzhiyun .idrise_det_st = { 0xe3e0, 4, 4, 0, 1 },
1318*4882a593Smuzhiyun .idrise_det_clr = { 0xe3d0, 4, 4, 0, 1 },
1319*4882a593Smuzhiyun .ls_det_en = { 0xe3c0, 2, 2, 0, 1 },
1320*4882a593Smuzhiyun .ls_det_st = { 0xe3e0, 2, 2, 0, 1 },
1321*4882a593Smuzhiyun .ls_det_clr = { 0xe3d0, 2, 2, 0, 1 },
1322*4882a593Smuzhiyun .utmi_avalid = { 0xe2ac, 7, 7, 0, 1 },
1323*4882a593Smuzhiyun .utmi_bvalid = { 0xe2ac, 12, 12, 0, 1 },
1324*4882a593Smuzhiyun .utmi_iddig = { 0xe2ac, 8, 8, 0, 1 },
1325*4882a593Smuzhiyun .utmi_ls = { 0xe2ac, 14, 13, 0, 1 },
1326*4882a593Smuzhiyun .vbus_det_en = { 0x449c, 15, 15, 1, 0 },
1327*4882a593Smuzhiyun },
1328*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1329*4882a593Smuzhiyun .phy_sus = { 0xe458, 1, 0, 0x2, 0x1 },
1330*4882a593Smuzhiyun .ls_det_en = { 0xe3c0, 6, 6, 0, 1 },
1331*4882a593Smuzhiyun .ls_det_st = { 0xe3e0, 6, 6, 0, 1 },
1332*4882a593Smuzhiyun .ls_det_clr = { 0xe3d0, 6, 6, 0, 1 },
1333*4882a593Smuzhiyun .utmi_ls = { 0xe2ac, 22, 21, 0, 1 },
1334*4882a593Smuzhiyun .utmi_hstdet = { 0xe2ac, 23, 23, 0, 1 }
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun },
1337*4882a593Smuzhiyun .chg_det = {
1338*4882a593Smuzhiyun .opmode = { 0xe454, 3, 0, 5, 1 },
1339*4882a593Smuzhiyun .cp_det = { 0xe2ac, 2, 2, 0, 1 },
1340*4882a593Smuzhiyun .dcp_det = { 0xe2ac, 1, 1, 0, 1 },
1341*4882a593Smuzhiyun .dp_det = { 0xe2ac, 0, 0, 0, 1 },
1342*4882a593Smuzhiyun .idm_sink_en = { 0xe450, 8, 8, 0, 1 },
1343*4882a593Smuzhiyun .idp_sink_en = { 0xe450, 7, 7, 0, 1 },
1344*4882a593Smuzhiyun .idp_src_en = { 0xe450, 9, 9, 0, 1 },
1345*4882a593Smuzhiyun .rdm_pdwn_en = { 0xe450, 10, 10, 0, 1 },
1346*4882a593Smuzhiyun .vdm_src_en = { 0xe450, 12, 12, 0, 1 },
1347*4882a593Smuzhiyun .vdp_src_en = { 0xe450, 11, 11, 0, 1 },
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun },
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun .reg = 0xe460,
1352*4882a593Smuzhiyun .num_ports = 2,
1353*4882a593Smuzhiyun .clkout_ctl = { 0xe460, 4, 4, 1, 0 },
1354*4882a593Smuzhiyun .port_cfgs = {
1355*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1356*4882a593Smuzhiyun .phy_sus = { 0xe464, 8, 0, 0x052, 0x1d1 },
1357*4882a593Smuzhiyun .bvalid_det_en = { 0xe3c0, 8, 8, 0, 1 },
1358*4882a593Smuzhiyun .bvalid_det_st = { 0xe3e0, 8, 8, 0, 1 },
1359*4882a593Smuzhiyun .bvalid_det_clr = { 0xe3d0, 8, 8, 0, 1 },
1360*4882a593Smuzhiyun .idfall_det_en = { 0xe3c0, 10, 10, 0, 1 },
1361*4882a593Smuzhiyun .idfall_det_st = { 0xe3e0, 10, 10, 0, 1 },
1362*4882a593Smuzhiyun .idfall_det_clr = { 0xe3d0, 10, 10, 0, 1 },
1363*4882a593Smuzhiyun .idrise_det_en = { 0xe3c0, 9, 9, 0, 1 },
1364*4882a593Smuzhiyun .idrise_det_st = { 0xe3e0, 9, 9, 0, 1 },
1365*4882a593Smuzhiyun .idrise_det_clr = { 0xe3d0, 9, 9, 0, 1 },
1366*4882a593Smuzhiyun .ls_det_en = { 0xe3c0, 7, 7, 0, 1 },
1367*4882a593Smuzhiyun .ls_det_st = { 0xe3e0, 7, 7, 0, 1 },
1368*4882a593Smuzhiyun .ls_det_clr = { 0xe3d0, 7, 7, 0, 1 },
1369*4882a593Smuzhiyun .utmi_avalid = { 0xe2ac, 10, 10, 0, 1 },
1370*4882a593Smuzhiyun .utmi_bvalid = { 0xe2ac, 16, 16, 0, 1 },
1371*4882a593Smuzhiyun .utmi_iddig = { 0xe2ac, 11, 11, 0, 1 },
1372*4882a593Smuzhiyun .utmi_ls = { 0xe2ac, 18, 17, 0, 1 },
1373*4882a593Smuzhiyun .vbus_det_en = { 0x451c, 15, 15, 1, 0 },
1374*4882a593Smuzhiyun },
1375*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1376*4882a593Smuzhiyun .phy_sus = { 0xe468, 1, 0, 0x2, 0x1 },
1377*4882a593Smuzhiyun .ls_det_en = { 0xe3c0, 11, 11, 0, 1 },
1378*4882a593Smuzhiyun .ls_det_st = { 0xe3e0, 11, 11, 0, 1 },
1379*4882a593Smuzhiyun .ls_det_clr = { 0xe3d0, 11, 11, 0, 1 },
1380*4882a593Smuzhiyun .utmi_ls = { 0xe2ac, 26, 25, 0, 1 },
1381*4882a593Smuzhiyun .utmi_hstdet = { 0xe2ac, 27, 27, 0, 1 }
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun },
1384*4882a593Smuzhiyun .chg_det = {
1385*4882a593Smuzhiyun .opmode = { 0xe464, 3, 0, 5, 1 },
1386*4882a593Smuzhiyun .cp_det = { 0xe2ac, 5, 5, 0, 1 },
1387*4882a593Smuzhiyun .dcp_det = { 0xe2ac, 4, 4, 0, 1 },
1388*4882a593Smuzhiyun .dp_det = { 0xe2ac, 3, 3, 0, 1 },
1389*4882a593Smuzhiyun .idm_sink_en = { 0xe460, 8, 8, 0, 1 },
1390*4882a593Smuzhiyun .idp_sink_en = { 0xe460, 7, 7, 0, 1 },
1391*4882a593Smuzhiyun .idp_src_en = { 0xe460, 9, 9, 0, 1 },
1392*4882a593Smuzhiyun .rdm_pdwn_en = { 0xe460, 10, 10, 0, 1 },
1393*4882a593Smuzhiyun .vdm_src_en = { 0xe460, 12, 12, 0, 1 },
1394*4882a593Smuzhiyun .vdp_src_en = { 0xe460, 11, 11, 0, 1 },
1395*4882a593Smuzhiyun },
1396*4882a593Smuzhiyun },
1397*4882a593Smuzhiyun { /* sentinel */ }
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rv1106_phy_cfgs[] = {
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun .reg = 0xff3e0000,
1403*4882a593Smuzhiyun .num_ports = 1,
1404*4882a593Smuzhiyun .phy_tuning = rv1106_usb2phy_tuning,
1405*4882a593Smuzhiyun .clkout_ctl = { 0x0058, 4, 4, 1, 0 },
1406*4882a593Smuzhiyun .port_cfgs = {
1407*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1408*4882a593Smuzhiyun .phy_sus = { 0x0050, 8, 0, 0, 0x1d1 },
1409*4882a593Smuzhiyun .bvalid_det_en = { 0x0100, 2, 2, 0, 1 },
1410*4882a593Smuzhiyun .bvalid_det_st = { 0x0104, 2, 2, 0, 1 },
1411*4882a593Smuzhiyun .bvalid_det_clr = { 0x0108, 2, 2, 0, 1 },
1412*4882a593Smuzhiyun .iddig_output = { 0x0050, 10, 10, 0, 1 },
1413*4882a593Smuzhiyun .iddig_en = { 0x0050, 9, 9, 0, 1 },
1414*4882a593Smuzhiyun .idfall_det_en = { 0x0100, 5, 5, 0, 1 },
1415*4882a593Smuzhiyun .idfall_det_st = { 0x0104, 5, 5, 0, 1 },
1416*4882a593Smuzhiyun .idfall_det_clr = { 0x0108, 5, 5, 0, 1 },
1417*4882a593Smuzhiyun .idrise_det_en = { 0x0100, 4, 4, 0, 1 },
1418*4882a593Smuzhiyun .idrise_det_st = { 0x0104, 4, 4, 0, 1 },
1419*4882a593Smuzhiyun .idrise_det_clr = { 0x0108, 4, 4, 0, 1 },
1420*4882a593Smuzhiyun .ls_det_en = { 0x0100, 0, 0, 0, 1 },
1421*4882a593Smuzhiyun .ls_det_st = { 0x0104, 0, 0, 0, 1 },
1422*4882a593Smuzhiyun .ls_det_clr = { 0x0108, 0, 0, 0, 1 },
1423*4882a593Smuzhiyun .utmi_avalid = { 0x0060, 10, 10, 0, 1 },
1424*4882a593Smuzhiyun .utmi_bvalid = { 0x0060, 9, 9, 0, 1 },
1425*4882a593Smuzhiyun .utmi_iddig = { 0x0060, 6, 6, 0, 1 },
1426*4882a593Smuzhiyun .utmi_ls = { 0x0060, 5, 4, 0, 1 },
1427*4882a593Smuzhiyun },
1428*4882a593Smuzhiyun },
1429*4882a593Smuzhiyun .chg_det = {
1430*4882a593Smuzhiyun .opmode = { 0x0050, 3, 0, 5, 1 },
1431*4882a593Smuzhiyun .cp_det = { 0x0060, 13, 13, 0, 1 },
1432*4882a593Smuzhiyun .dcp_det = { 0x0060, 12, 12, 0, 1 },
1433*4882a593Smuzhiyun .dp_det = { 0x0060, 14, 14, 0, 1 },
1434*4882a593Smuzhiyun .idm_sink_en = { 0x0058, 8, 8, 0, 1 },
1435*4882a593Smuzhiyun .idp_sink_en = { 0x0058, 7, 7, 0, 1 },
1436*4882a593Smuzhiyun .idp_src_en = { 0x0058, 9, 9, 0, 1 },
1437*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0058, 10, 10, 0, 1 },
1438*4882a593Smuzhiyun .vdm_src_en = { 0x0058, 12, 12, 0, 1 },
1439*4882a593Smuzhiyun .vdp_src_en = { 0x0058, 11, 11, 0, 1 },
1440*4882a593Smuzhiyun },
1441*4882a593Smuzhiyun },
1442*4882a593Smuzhiyun { /* sentinel */ }
1443*4882a593Smuzhiyun };
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun .reg = 0x100,
1448*4882a593Smuzhiyun .num_ports = 2,
1449*4882a593Smuzhiyun .clkout_ctl = { 0x108, 4, 4, 1, 0 },
1450*4882a593Smuzhiyun .port_cfgs = {
1451*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1452*4882a593Smuzhiyun .phy_sus = { 0x0ffa0100, 8, 0, 0, 0x1d1 },
1453*4882a593Smuzhiyun .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
1454*4882a593Smuzhiyun .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
1455*4882a593Smuzhiyun .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1456*4882a593Smuzhiyun .ls_det_en = { 0x0680, 2, 2, 0, 1 },
1457*4882a593Smuzhiyun .ls_det_st = { 0x0690, 2, 2, 0, 1 },
1458*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
1459*4882a593Smuzhiyun .utmi_bvalid = { 0x0804, 10, 10, 0, 1 },
1460*4882a593Smuzhiyun .utmi_ls = { 0x0804, 13, 12, 0, 1 },
1461*4882a593Smuzhiyun },
1462*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1463*4882a593Smuzhiyun .phy_sus = { 0x0ffa0104, 8, 0, 0, 0x1d1 },
1464*4882a593Smuzhiyun .ls_det_en = { 0x0680, 4, 4, 0, 1 },
1465*4882a593Smuzhiyun .ls_det_st = { 0x0690, 4, 4, 0, 1 },
1466*4882a593Smuzhiyun .ls_det_clr = { 0x06a0, 4, 4, 0, 1 },
1467*4882a593Smuzhiyun .utmi_ls = { 0x0804, 9, 8, 0, 1 },
1468*4882a593Smuzhiyun .utmi_hstdet = { 0x0804, 7, 7, 0, 1 }
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun },
1471*4882a593Smuzhiyun .chg_det = {
1472*4882a593Smuzhiyun .opmode = { 0x0ffa0100, 3, 0, 5, 1 },
1473*4882a593Smuzhiyun .cp_det = { 0x0804, 1, 1, 0, 1 },
1474*4882a593Smuzhiyun .dcp_det = { 0x0804, 0, 0, 0, 1 },
1475*4882a593Smuzhiyun .dp_det = { 0x0804, 2, 2, 0, 1 },
1476*4882a593Smuzhiyun .idm_sink_en = { 0x0ffa0108, 8, 8, 0, 1 },
1477*4882a593Smuzhiyun .idp_sink_en = { 0x0ffa0108, 7, 7, 0, 1 },
1478*4882a593Smuzhiyun .idp_src_en = { 0x0ffa0108, 9, 9, 0, 1 },
1479*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0ffa0108, 10, 10, 0, 1 },
1480*4882a593Smuzhiyun .vdm_src_en = { 0x0ffa0108, 12, 12, 0, 1 },
1481*4882a593Smuzhiyun .vdp_src_en = { 0x0ffa0108, 11, 11, 0, 1 },
1482*4882a593Smuzhiyun },
1483*4882a593Smuzhiyun },
1484*4882a593Smuzhiyun { /* sentinel */ }
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3528_phy_cfgs[] = {
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun .reg = 0xffdf0000,
1490*4882a593Smuzhiyun .num_ports = 2,
1491*4882a593Smuzhiyun .phy_tuning = rk3528_usb2phy_tuning,
1492*4882a593Smuzhiyun .port_cfgs = {
1493*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1494*4882a593Smuzhiyun .phy_sus = { 0x6004c, 8, 0, 0, 0x1d1 },
1495*4882a593Smuzhiyun .bvalid_det_en = { 0x60074, 2, 2, 0, 1 },
1496*4882a593Smuzhiyun .bvalid_det_st = { 0x60078, 2, 2, 0, 1 },
1497*4882a593Smuzhiyun .bvalid_det_clr = { 0x6007c, 2, 2, 0, 1 },
1498*4882a593Smuzhiyun .iddig_output = { 0x6004c, 10, 10, 0, 1 },
1499*4882a593Smuzhiyun .iddig_en = { 0x6004c, 9, 9, 0, 1 },
1500*4882a593Smuzhiyun .idfall_det_en = { 0x60074, 5, 5, 0, 1 },
1501*4882a593Smuzhiyun .idfall_det_st = { 0x60078, 5, 5, 0, 1 },
1502*4882a593Smuzhiyun .idfall_det_clr = { 0x6007c, 5, 5, 0, 1 },
1503*4882a593Smuzhiyun .idrise_det_en = { 0x60074, 4, 4, 0, 1 },
1504*4882a593Smuzhiyun .idrise_det_st = { 0x60078, 4, 4, 0, 1 },
1505*4882a593Smuzhiyun .idrise_det_clr = { 0x6007c, 4, 4, 0, 1 },
1506*4882a593Smuzhiyun .ls_det_en = { 0x60074, 0, 0, 0, 1 },
1507*4882a593Smuzhiyun .ls_det_st = { 0x60078, 0, 0, 0, 1 },
1508*4882a593Smuzhiyun .ls_det_clr = { 0x6007c, 0, 0, 0, 1 },
1509*4882a593Smuzhiyun .utmi_avalid = { 0x6006c, 1, 1, 0, 1 },
1510*4882a593Smuzhiyun .utmi_bvalid = { 0x6006c, 0, 0, 0, 1 },
1511*4882a593Smuzhiyun .utmi_iddig = { 0x6006c, 6, 6, 0, 1 },
1512*4882a593Smuzhiyun .utmi_ls = { 0x6006c, 5, 4, 0, 1 },
1513*4882a593Smuzhiyun },
1514*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1515*4882a593Smuzhiyun .phy_sus = { 0x6005c, 8, 0, 0x1d2, 0x1d1 },
1516*4882a593Smuzhiyun .ls_det_en = { 0x60090, 0, 0, 0, 1 },
1517*4882a593Smuzhiyun .ls_det_st = { 0x60094, 0, 0, 0, 1 },
1518*4882a593Smuzhiyun .ls_det_clr = { 0x60098, 0, 0, 0, 1 },
1519*4882a593Smuzhiyun .utmi_ls = { 0x6006c, 13, 12, 0, 1 },
1520*4882a593Smuzhiyun .utmi_hstdet = { 0x6006c, 15, 15, 0, 1 }
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun },
1523*4882a593Smuzhiyun .chg_det = {
1524*4882a593Smuzhiyun .opmode = { 0x6004c, 3, 0, 5, 1 },
1525*4882a593Smuzhiyun .cp_det = { 0x6006c, 19, 19, 0, 1 },
1526*4882a593Smuzhiyun .dcp_det = { 0x6006c, 18, 18, 0, 1 },
1527*4882a593Smuzhiyun .dp_det = { 0x6006c, 20, 20, 0, 1 },
1528*4882a593Smuzhiyun .idm_sink_en = { 0x60058, 1, 1, 0, 1 },
1529*4882a593Smuzhiyun .idp_sink_en = { 0x60058, 0, 0, 0, 1 },
1530*4882a593Smuzhiyun .idp_src_en = { 0x60058, 2, 2, 0, 1 },
1531*4882a593Smuzhiyun .rdm_pdwn_en = { 0x60058, 3, 3, 0, 1 },
1532*4882a593Smuzhiyun .vdm_src_en = { 0x60058, 5, 5, 0, 1 },
1533*4882a593Smuzhiyun .vdp_src_en = { 0x60058, 4, 4, 0, 1 },
1534*4882a593Smuzhiyun },
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3562_phy_cfgs[] = {
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun .reg = 0xff740000,
1541*4882a593Smuzhiyun .num_ports = 2,
1542*4882a593Smuzhiyun .phy_tuning = rk3562_usb2phy_tuning,
1543*4882a593Smuzhiyun .clkout_ctl = { 0x0108, 4, 4, 1, 0 },
1544*4882a593Smuzhiyun .port_cfgs = {
1545*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1546*4882a593Smuzhiyun .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1547*4882a593Smuzhiyun .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
1548*4882a593Smuzhiyun .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
1549*4882a593Smuzhiyun .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1550*4882a593Smuzhiyun .iddig_output = { 0x0100, 10, 10, 0, 1 },
1551*4882a593Smuzhiyun .iddig_en = { 0x0100, 9, 9, 0, 1 },
1552*4882a593Smuzhiyun .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
1553*4882a593Smuzhiyun .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
1554*4882a593Smuzhiyun .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1555*4882a593Smuzhiyun .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
1556*4882a593Smuzhiyun .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
1557*4882a593Smuzhiyun .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1558*4882a593Smuzhiyun .ls_det_en = { 0x0110, 0, 0, 0, 1 },
1559*4882a593Smuzhiyun .ls_det_st = { 0x0114, 0, 0, 0, 1 },
1560*4882a593Smuzhiyun .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
1561*4882a593Smuzhiyun .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1562*4882a593Smuzhiyun .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1563*4882a593Smuzhiyun .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1564*4882a593Smuzhiyun .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1565*4882a593Smuzhiyun },
1566*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1567*4882a593Smuzhiyun .phy_sus = { 0x0104, 8, 0, 0x1d2, 0x1d1 },
1568*4882a593Smuzhiyun .ls_det_en = { 0x0110, 1, 1, 0, 1 },
1569*4882a593Smuzhiyun .ls_det_st = { 0x0114, 1, 1, 0, 1 },
1570*4882a593Smuzhiyun .ls_det_clr = { 0x0118, 1, 1, 0, 1 },
1571*4882a593Smuzhiyun .utmi_ls = { 0x0120, 17, 16, 0, 1 },
1572*4882a593Smuzhiyun .utmi_hstdet = { 0x0120, 19, 19, 0, 1 }
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun },
1575*4882a593Smuzhiyun .chg_det = {
1576*4882a593Smuzhiyun .opmode = { 0x0100, 3, 0, 5, 1 },
1577*4882a593Smuzhiyun .cp_det = { 0x0120, 24, 24, 0, 1 },
1578*4882a593Smuzhiyun .dcp_det = { 0x0120, 23, 23, 0, 1 },
1579*4882a593Smuzhiyun .dp_det = { 0x0120, 25, 25, 0, 1 },
1580*4882a593Smuzhiyun .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1581*4882a593Smuzhiyun .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1582*4882a593Smuzhiyun .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1583*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1584*4882a593Smuzhiyun .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1585*4882a593Smuzhiyun .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1586*4882a593Smuzhiyun },
1587*4882a593Smuzhiyun },
1588*4882a593Smuzhiyun { /* sentinel */ }
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = {
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun .reg = 0xfe8a0000,
1594*4882a593Smuzhiyun .num_ports = 2,
1595*4882a593Smuzhiyun .clkout_ctl = { 0x0008, 4, 4, 1, 0 },
1596*4882a593Smuzhiyun .port_cfgs = {
1597*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1598*4882a593Smuzhiyun .phy_sus = { 0x0000, 8, 0, 0x052, 0x1d1 },
1599*4882a593Smuzhiyun .bvalid_det_en = { 0x0080, 2, 2, 0, 1 },
1600*4882a593Smuzhiyun .bvalid_det_st = { 0x0084, 2, 2, 0, 1 },
1601*4882a593Smuzhiyun .bvalid_det_clr = { 0x0088, 2, 2, 0, 1 },
1602*4882a593Smuzhiyun .iddig_output = { 0x0000, 10, 10, 0, 1 },
1603*4882a593Smuzhiyun .iddig_en = { 0x0000, 9, 9, 0, 1 },
1604*4882a593Smuzhiyun .idfall_det_en = { 0x0080, 5, 5, 0, 1 },
1605*4882a593Smuzhiyun .idfall_det_st = { 0x0084, 5, 5, 0, 1 },
1606*4882a593Smuzhiyun .idfall_det_clr = { 0x0088, 5, 5, 0, 1 },
1607*4882a593Smuzhiyun .idrise_det_en = { 0x0080, 4, 4, 0, 1 },
1608*4882a593Smuzhiyun .idrise_det_st = { 0x0084, 4, 4, 0, 1 },
1609*4882a593Smuzhiyun .idrise_det_clr = { 0x0088, 4, 4, 0, 1 },
1610*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1611*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1612*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1613*4882a593Smuzhiyun .utmi_avalid = { 0x00c0, 10, 10, 0, 1 },
1614*4882a593Smuzhiyun .utmi_bvalid = { 0x00c0, 9, 9, 0, 1 },
1615*4882a593Smuzhiyun .utmi_iddig = { 0x00c0, 6, 6, 0, 1 },
1616*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 5, 4, 0, 1 },
1617*4882a593Smuzhiyun },
1618*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1619*4882a593Smuzhiyun .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1620*4882a593Smuzhiyun .ls_det_en = { 0x0080, 1, 1, 0, 1 },
1621*4882a593Smuzhiyun .ls_det_st = { 0x0084, 1, 1, 0, 1 },
1622*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 1, 1, 0, 1 },
1623*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 17, 16, 0, 1 },
1624*4882a593Smuzhiyun .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 }
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun },
1627*4882a593Smuzhiyun .chg_det = {
1628*4882a593Smuzhiyun .opmode = { 0x0000, 3, 0, 5, 1 },
1629*4882a593Smuzhiyun .cp_det = { 0x00c0, 24, 24, 0, 1 },
1630*4882a593Smuzhiyun .dcp_det = { 0x00c0, 23, 23, 0, 1 },
1631*4882a593Smuzhiyun .dp_det = { 0x00c0, 25, 25, 0, 1 },
1632*4882a593Smuzhiyun .idm_sink_en = { 0x0008, 8, 8, 0, 1 },
1633*4882a593Smuzhiyun .idp_sink_en = { 0x0008, 7, 7, 0, 1 },
1634*4882a593Smuzhiyun .idp_src_en = { 0x0008, 9, 9, 0, 1 },
1635*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0008, 10, 10, 0, 1 },
1636*4882a593Smuzhiyun .vdm_src_en = { 0x0008, 12, 12, 0, 1 },
1637*4882a593Smuzhiyun .vdp_src_en = { 0x0008, 11, 11, 0, 1 },
1638*4882a593Smuzhiyun },
1639*4882a593Smuzhiyun },
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun .reg = 0xfe8b0000,
1642*4882a593Smuzhiyun .num_ports = 2,
1643*4882a593Smuzhiyun .clkout_ctl = { 0x0008, 4, 4, 1, 0 },
1644*4882a593Smuzhiyun .port_cfgs = {
1645*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1646*4882a593Smuzhiyun .phy_sus = { 0x0000, 8, 0, 0x1d2, 0x1d1 },
1647*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1648*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1649*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1650*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 5, 4, 0, 1 },
1651*4882a593Smuzhiyun .utmi_hstdet = { 0x00c0, 7, 7, 0, 1 }
1652*4882a593Smuzhiyun },
1653*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1654*4882a593Smuzhiyun .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1655*4882a593Smuzhiyun .ls_det_en = { 0x0080, 1, 1, 0, 1 },
1656*4882a593Smuzhiyun .ls_det_st = { 0x0084, 1, 1, 0, 1 },
1657*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 1, 1, 0, 1 },
1658*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 17, 16, 0, 1 },
1659*4882a593Smuzhiyun .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 }
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun },
1662*4882a593Smuzhiyun },
1663*4882a593Smuzhiyun { /* sentinel */ }
1664*4882a593Smuzhiyun };
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun static const struct rockchip_usb2phy_cfg rk3588_phy_cfgs[] = {
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun .reg = 0x0000,
1669*4882a593Smuzhiyun .num_ports = 1,
1670*4882a593Smuzhiyun .phy_tuning = rk3588_usb2phy_tuning,
1671*4882a593Smuzhiyun .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
1672*4882a593Smuzhiyun .port_cfgs = {
1673*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1674*4882a593Smuzhiyun .phy_sus = { 0x000c, 11, 11, 0, 1 },
1675*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1676*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1677*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1678*4882a593Smuzhiyun .utmi_avalid = { 0x00c0, 7, 7, 0, 1 },
1679*4882a593Smuzhiyun .utmi_bvalid = { 0x00c0, 6, 6, 0, 1 },
1680*4882a593Smuzhiyun .utmi_iddig = { 0x00c0, 5, 5, 0, 1 },
1681*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun .chg_det = {
1685*4882a593Smuzhiyun .opmode = { 0x0008, 2, 2, 1, 0 },
1686*4882a593Smuzhiyun .cp_det = { 0x00c0, 0, 0, 0, 1 },
1687*4882a593Smuzhiyun .dcp_det = { 0x00c0, 0, 0, 0, 1 },
1688*4882a593Smuzhiyun .dp_det = { 0x00c0, 1, 1, 1, 0 },
1689*4882a593Smuzhiyun .idm_sink_en = { 0x0008, 5, 5, 1, 0 },
1690*4882a593Smuzhiyun .idp_sink_en = { 0x0008, 5, 5, 0, 1 },
1691*4882a593Smuzhiyun .idp_src_en = { 0x0008, 14, 14, 0, 1 },
1692*4882a593Smuzhiyun .rdm_pdwn_en = { 0x0008, 14, 14, 0, 1 },
1693*4882a593Smuzhiyun .vdm_src_en = { 0x0008, 7, 6, 0, 3 },
1694*4882a593Smuzhiyun .vdp_src_en = { 0x0008, 7, 6, 0, 3 },
1695*4882a593Smuzhiyun },
1696*4882a593Smuzhiyun },
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun .reg = 0x4000,
1699*4882a593Smuzhiyun .num_ports = 1,
1700*4882a593Smuzhiyun .phy_tuning = rk3588_usb2phy_tuning,
1701*4882a593Smuzhiyun .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
1702*4882a593Smuzhiyun .port_cfgs = {
1703*4882a593Smuzhiyun /* Select suspend control from controller */
1704*4882a593Smuzhiyun [USB2PHY_PORT_OTG] = {
1705*4882a593Smuzhiyun .phy_sus = { 0x000c, 11, 11, 0, 0 },
1706*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1707*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1708*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1709*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun },
1712*4882a593Smuzhiyun },
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun .reg = 0x8000,
1715*4882a593Smuzhiyun .num_ports = 1,
1716*4882a593Smuzhiyun .phy_tuning = rk3588_usb2phy_tuning,
1717*4882a593Smuzhiyun .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
1718*4882a593Smuzhiyun .port_cfgs = {
1719*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1720*4882a593Smuzhiyun .phy_sus = { 0x0008, 2, 2, 0, 1 },
1721*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1722*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1723*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1724*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun },
1727*4882a593Smuzhiyun },
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun .reg = 0xc000,
1730*4882a593Smuzhiyun .num_ports = 1,
1731*4882a593Smuzhiyun .phy_tuning = rk3588_usb2phy_tuning,
1732*4882a593Smuzhiyun .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
1733*4882a593Smuzhiyun .port_cfgs = {
1734*4882a593Smuzhiyun [USB2PHY_PORT_HOST] = {
1735*4882a593Smuzhiyun .phy_sus = { 0x0008, 2, 2, 0, 1 },
1736*4882a593Smuzhiyun .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1737*4882a593Smuzhiyun .ls_det_st = { 0x0084, 0, 0, 0, 1 },
1738*4882a593Smuzhiyun .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1739*4882a593Smuzhiyun .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun },
1742*4882a593Smuzhiyun },
1743*4882a593Smuzhiyun { /* sentinel */ }
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun static const struct udevice_id rockchip_usb2phy_ids[] = {
1747*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK1808
1748*4882a593Smuzhiyun { .compatible = "rockchip,rk1808-usb2phy", .data = (ulong)&rk1808_phy_cfgs },
1749*4882a593Smuzhiyun #endif
1750*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3036
1751*4882a593Smuzhiyun { .compatible = "rockchip,rk3036-usb2phy", .data = (ulong)&rk3036_phy_cfgs },
1752*4882a593Smuzhiyun #endif
1753*4882a593Smuzhiyun #if defined CONFIG_ROCKCHIP_RK3128 || defined CONFIG_ROCKCHIP_RK3126
1754*4882a593Smuzhiyun { .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
1755*4882a593Smuzhiyun #endif
1756*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK322X
1757*4882a593Smuzhiyun { .compatible = "rockchip,rk322x-usb2phy", .data = (ulong)&rk322x_phy_cfgs },
1758*4882a593Smuzhiyun #endif
1759*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3308
1760*4882a593Smuzhiyun { .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3308_phy_cfgs },
1761*4882a593Smuzhiyun #endif
1762*4882a593Smuzhiyun #if defined CONFIG_ROCKCHIP_RK3328 || defined CONFIG_ROCKCHIP_PX30
1763*4882a593Smuzhiyun { .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
1764*4882a593Smuzhiyun #endif
1765*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3368
1766*4882a593Smuzhiyun { .compatible = "rockchip,rk3368-usb2phy", .data = (ulong)&rk3368_phy_cfgs },
1767*4882a593Smuzhiyun #endif
1768*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3399
1769*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_phy_cfgs },
1770*4882a593Smuzhiyun #endif
1771*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3528
1772*4882a593Smuzhiyun { .compatible = "rockchip,rk3528-usb2phy", .data = (ulong)&rk3528_phy_cfgs },
1773*4882a593Smuzhiyun #endif
1774*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3562
1775*4882a593Smuzhiyun { .compatible = "rockchip,rk3562-usb2phy", .data = (ulong)&rk3562_phy_cfgs },
1776*4882a593Smuzhiyun #endif
1777*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3568
1778*4882a593Smuzhiyun { .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs },
1779*4882a593Smuzhiyun #endif
1780*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3588
1781*4882a593Smuzhiyun { .compatible = "rockchip,rk3588-usb2phy", .data = (ulong)&rk3588_phy_cfgs },
1782*4882a593Smuzhiyun #endif
1783*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RV1106
1784*4882a593Smuzhiyun { .compatible = "rockchip,rv1106-usb2phy", .data = (ulong)&rv1106_phy_cfgs },
1785*4882a593Smuzhiyun #endif
1786*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RV1108
1787*4882a593Smuzhiyun { .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
1788*4882a593Smuzhiyun #endif
1789*4882a593Smuzhiyun { }
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_usb2phy_port) = {
1793*4882a593Smuzhiyun .name = "rockchip_usb2phy_port",
1794*4882a593Smuzhiyun .id = UCLASS_PHY,
1795*4882a593Smuzhiyun .ops = &rockchip_usb2phy_ops,
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_usb2phy) = {
1799*4882a593Smuzhiyun .name = "rockchip_usb2phy",
1800*4882a593Smuzhiyun .id = UCLASS_PHY,
1801*4882a593Smuzhiyun .of_match = rockchip_usb2phy_ids,
1802*4882a593Smuzhiyun .probe = rockchip_usb2phy_probe,
1803*4882a593Smuzhiyun .bind = rockchip_usb2phy_bind,
1804*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
1805*4882a593Smuzhiyun };
1806