xref: /OK3568_Linux_fs/u-boot/drivers/phy/marvell/comphy_a3700.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Marvell International Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _COMPHY_A3700_H_
8*4882a593Smuzhiyun #define _COMPHY_A3700_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "comphy.h"
11*4882a593Smuzhiyun #include "comphy_hpipe.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define MVEBU_REG(offs)			((uintptr_t)MVEBU_REGISTER(offs))
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define DEFAULT_REFCLK_MHZ		25
16*4882a593Smuzhiyun #define PLL_SET_DELAY_US		600
17*4882a593Smuzhiyun #define PLL_LOCK_TIMEOUT		1000
18*4882a593Smuzhiyun #define POLL_16B_REG			1
19*4882a593Smuzhiyun #define POLL_32B_REG			0
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * COMPHY SB definitions
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define COMPHY_SEL_ADDR			MVEBU_REG(0x0183FC)
25*4882a593Smuzhiyun #define rf_compy_select(lane)		(0x1 << (((lane) == 1) ? 4 : 0))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define COMPHY_PHY_CFG1_ADDR(lane)	MVEBU_REG(0x018300 + (lane) * 0x28)
28*4882a593Smuzhiyun #define rb_pin_pu_iveref		BIT(1)
29*4882a593Smuzhiyun #define rb_pin_reset_core		BIT(11)
30*4882a593Smuzhiyun #define rb_pin_reset_comphy		BIT(12)
31*4882a593Smuzhiyun #define rb_pin_pu_pll			BIT(16)
32*4882a593Smuzhiyun #define rb_pin_pu_rx			BIT(17)
33*4882a593Smuzhiyun #define rb_pin_pu_tx			BIT(18)
34*4882a593Smuzhiyun #define rb_pin_tx_idle			BIT(19)
35*4882a593Smuzhiyun #define rf_gen_rx_sel_shift		22
36*4882a593Smuzhiyun #define rf_gen_rx_select		(0x0F << rf_gen_rx_sel_shift)
37*4882a593Smuzhiyun #define rf_gen_tx_sel_shift		26
38*4882a593Smuzhiyun #define rf_gen_tx_select		(0x0F << rf_gen_tx_sel_shift)
39*4882a593Smuzhiyun #define rb_phy_rx_init			BIT(30)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define COMPHY_PHY_STAT1_ADDR(lane)	MVEBU_REG(0x018318 + (lane) * 0x28)
42*4882a593Smuzhiyun #define rb_rx_init_done			BIT(0)
43*4882a593Smuzhiyun #define rb_pll_ready_rx			BIT(2)
44*4882a593Smuzhiyun #define rb_pll_ready_tx			BIT(3)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * PCIe/USB/SGMII definitions
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define PCIE_BASE			MVEBU_REG(0x070000)
50*4882a593Smuzhiyun #define PCIETOP_BASE			MVEBU_REG(0x080000)
51*4882a593Smuzhiyun #define PCIE_RAMBASE			MVEBU_REG(0x08C000)
52*4882a593Smuzhiyun #define PCIEPHY_BASE			MVEBU_REG(0x01F000)
53*4882a593Smuzhiyun #define PCIEPHY_SHFT			2
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define USB32_BASE			MVEBU_REG(0x050000) /* usb3 device */
56*4882a593Smuzhiyun #define USB32H_BASE			MVEBU_REG(0x058000) /* usb3 host */
57*4882a593Smuzhiyun #define USB3PHY_BASE			MVEBU_REG(0x05C000)
58*4882a593Smuzhiyun #define USB2PHY_BASE			MVEBU_REG(0x05D000)
59*4882a593Smuzhiyun #define USB2PHY2_BASE			MVEBU_REG(0x05F000)
60*4882a593Smuzhiyun #define USB32_CTRL_BASE			MVEBU_REG(0x05D800)
61*4882a593Smuzhiyun #define USB3PHY_SHFT			2
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define SGMIIPHY_BASE(l)	(l == 1 ? USB3PHY_BASE : PCIEPHY_BASE)
64*4882a593Smuzhiyun #define SGMIIPHY_ADDR(l, a)	(((a & 0x00007FF) * 2) | SGMIIPHY_BASE(l))
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define phy_read16(l, a)	read16((void __iomem *)SGMIIPHY_ADDR(l, a))
67*4882a593Smuzhiyun #define phy_write16(l, a, data, mask)	\
68*4882a593Smuzhiyun 	reg_set16((void __iomem *)SGMIIPHY_ADDR(l, a), data, mask)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* units */
71*4882a593Smuzhiyun #define PCIE				1
72*4882a593Smuzhiyun #define USB3				2
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PHY_BASE(unit)		((unit == PCIE) ? PCIEPHY_BASE : USB3PHY_BASE)
75*4882a593Smuzhiyun #define PHY_SHFT(unit)		((unit == PCIE) ? PCIEPHY_SHFT : USB3PHY_SHFT)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* bit definition for USB32_CTRL_BASE (USB32 Control Mode) */
78*4882a593Smuzhiyun #define usb32_ctrl_id_mode		BIT(0)
79*4882a593Smuzhiyun #define usb32_ctrl_soft_id		BIT(1)
80*4882a593Smuzhiyun #define usb32_ctrl_int_mode		BIT(4)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define PHY_PWR_PLL_CTRL_ADDR	0x01	/* for phy_read16 and phy_write16 */
84*4882a593Smuzhiyun #define PWR_PLL_CTRL_ADDR(unit)		\
85*4882a593Smuzhiyun 	(PHY_PWR_PLL_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
86*4882a593Smuzhiyun #define rf_phy_mode_shift		5
87*4882a593Smuzhiyun #define rf_phy_mode_mask		(0x7 << rf_phy_mode_shift)
88*4882a593Smuzhiyun #define rf_ref_freq_sel_shift		0
89*4882a593Smuzhiyun #define rf_ref_freq_sel_mask		(0x1F << rf_ref_freq_sel_shift)
90*4882a593Smuzhiyun #define PHY_MODE_SGMII			0x4
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
93*4882a593Smuzhiyun #define PHY_REG_KVCO_CAL_CTRL_ADDR	0x02
94*4882a593Smuzhiyun #define KVCO_CAL_CTRL_ADDR(unit)	\
95*4882a593Smuzhiyun 	(PHY_REG_KVCO_CAL_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
96*4882a593Smuzhiyun #define rb_use_max_pll_rate		BIT(12)
97*4882a593Smuzhiyun #define rb_force_calibration_done	BIT(9)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
100*4882a593Smuzhiyun #define PHY_DIG_LB_EN_ADDR		0x23
101*4882a593Smuzhiyun #define DIG_LB_EN_ADDR(unit)		\
102*4882a593Smuzhiyun 	(PHY_DIG_LB_EN_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
103*4882a593Smuzhiyun #define rf_data_width_shift		10
104*4882a593Smuzhiyun #define rf_data_width_mask		(0x3 << rf_data_width_shift)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
107*4882a593Smuzhiyun #define PHY_SYNC_PATTERN_ADDR		0x24
108*4882a593Smuzhiyun #define SYNC_PATTERN_ADDR(unit)		\
109*4882a593Smuzhiyun 	(PHY_SYNC_PATTERN_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
110*4882a593Smuzhiyun #define phy_txd_inv			BIT(10)
111*4882a593Smuzhiyun #define phy_rxd_inv			BIT(11)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
114*4882a593Smuzhiyun #define PHY_REG_UNIT_CTRL_ADDR		0x48
115*4882a593Smuzhiyun #define UNIT_CTRL_ADDR(unit)		\
116*4882a593Smuzhiyun 	(PHY_REG_UNIT_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
117*4882a593Smuzhiyun #define rb_idle_sync_en			BIT(12)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
120*4882a593Smuzhiyun #define PHY_REG_GEN2_SETTINGS_2		0x3e
121*4882a593Smuzhiyun #define GEN2_SETTING_2_ADDR(unit)	\
122*4882a593Smuzhiyun 	(PHY_REG_GEN2_SETTINGS_2 * PHY_SHFT(unit) + PHY_BASE(unit))
123*4882a593Smuzhiyun #define g2_tx_ssc_amp			BIT(14)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
126*4882a593Smuzhiyun #define PHY_REG_GEN2_SETTINGS_3		0x3f
127*4882a593Smuzhiyun #define GEN2_SETTING_3_ADDR(unit)	\
128*4882a593Smuzhiyun 	(PHY_REG_GEN2_SETTINGS_3 * PHY_SHFT(unit) + PHY_BASE(unit))
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
131*4882a593Smuzhiyun #define PHY_MISC_REG0_ADDR		0x4f
132*4882a593Smuzhiyun #define MISC_REG0_ADDR(unit)		\
133*4882a593Smuzhiyun 	(PHY_MISC_REG0_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
134*4882a593Smuzhiyun #define rb_clk100m_125m_en		BIT(4)
135*4882a593Smuzhiyun #define rb_clk500m_en			BIT(7)
136*4882a593Smuzhiyun #define rb_ref_clk_sel			BIT(10)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
139*4882a593Smuzhiyun #define PHY_REG_IFACE_REF_CLK_CTRL_ADDR		0x51
140*4882a593Smuzhiyun #define UNIT_IFACE_REF_CLK_CTRL_ADDR(unit)	\
141*4882a593Smuzhiyun 	(PHY_REG_IFACE_REF_CLK_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
142*4882a593Smuzhiyun #define rb_ref1m_gen_div_force		BIT(8)
143*4882a593Smuzhiyun #define rf_ref1m_gen_div_value_shift	0
144*4882a593Smuzhiyun #define rf_ref1m_gen_div_value_mask	(0xFF << rf_ref1m_gen_div_value_shift)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* for phy_read16 and phy_write16 */
147*4882a593Smuzhiyun #define PHY_REG_ERR_CNT_CONST_CTRL_ADDR	0x6A
148*4882a593Smuzhiyun #define UNIT_ERR_CNT_CONST_CTRL_ADDR(unit) \
149*4882a593Smuzhiyun 	(PHY_REG_ERR_CNT_CONST_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
150*4882a593Smuzhiyun #define rb_fast_dfe_enable		BIT(13)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define MISC_REG1_ADDR(u)		(0x73 * PHY_SHFT(u) + PHY_BASE(u))
153*4882a593Smuzhiyun #define bf_sel_bits_pcie_force		BIT(15)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define LANE_CFG0_ADDR(u)		(0x180 * PHY_SHFT(u) + PHY_BASE(u))
156*4882a593Smuzhiyun #define bf_use_max_pll_rate		BIT(9)
157*4882a593Smuzhiyun #define LANE_CFG1_ADDR(u)		(0x181 * PHY_SHFT(u) + PHY_BASE(u))
158*4882a593Smuzhiyun #define bf_use_max_pll_rate		BIT(9)
159*4882a593Smuzhiyun /* 0x5c310 = 0x93 (set BIT7) */
160*4882a593Smuzhiyun #define LANE_CFG4_ADDR(u)		(0x188 * PHY_SHFT(u) + PHY_BASE(u))
161*4882a593Smuzhiyun #define bf_spread_spectrum_clock_en	BIT(7)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define LANE_STAT1_ADDR(u)		(0x183 * PHY_SHFT(u) + PHY_BASE(u))
164*4882a593Smuzhiyun #define rb_txdclk_pclk_en		BIT(0)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define GLOB_PHY_CTRL0_ADDR(u)		(0x1c1 * PHY_SHFT(u) + PHY_BASE(u))
167*4882a593Smuzhiyun #define bf_soft_rst			BIT(0)
168*4882a593Smuzhiyun #define bf_mode_refdiv			0x30
169*4882a593Smuzhiyun #define rb_mode_core_clk_freq_sel	BIT(9)
170*4882a593Smuzhiyun #define rb_mode_pipe_width_32		BIT(3)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define TEST_MODE_CTRL_ADDR(u)		(0x1c2 * PHY_SHFT(u) + PHY_BASE(u))
173*4882a593Smuzhiyun #define rb_mode_margin_override		BIT(2)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define GLOB_CLK_SRC_LO_ADDR(u)		(0x1c3 * PHY_SHFT(u) + PHY_BASE(u))
176*4882a593Smuzhiyun #define bf_cfg_sel_20b			BIT(15)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define PWR_MGM_TIM1_ADDR(u)		(0x1d0 * PHY_SHFT(u) + PHY_BASE(u))
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define PHY_REF_CLK_ADDR		(0x4814 + PCIE_BASE)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define USB3_CTRPUL_VAL_REG		(0x20 + USB32_BASE)
183*4882a593Smuzhiyun #define USB3H_CTRPUL_VAL_REG		(0x3454 + USB32H_BASE)
184*4882a593Smuzhiyun #define rb_usb3_ctr_100ns		0xff000000
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define USB2_OTG_PHY_CTRL_ADDR		(0x820 + USB2PHY_BASE)
187*4882a593Smuzhiyun #define rb_usb2phy_suspm		BIT(14)
188*4882a593Smuzhiyun #define rb_usb2phy_pu			BIT(0)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define USB2_PHY_OTG_CTRL_ADDR		(0x34 + USB2PHY_BASE)
191*4882a593Smuzhiyun #define rb_pu_otg			BIT(4)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define USB2_PHY_CHRGR_DET_ADDR		(0x38 + USB2PHY_BASE)
194*4882a593Smuzhiyun #define rb_cdp_en			BIT(2)
195*4882a593Smuzhiyun #define rb_dcp_en			BIT(3)
196*4882a593Smuzhiyun #define rb_pd_en			BIT(4)
197*4882a593Smuzhiyun #define rb_pu_chrg_dtc			BIT(5)
198*4882a593Smuzhiyun #define rb_cdp_dm_auto			BIT(7)
199*4882a593Smuzhiyun #define rb_enswitch_dp			BIT(12)
200*4882a593Smuzhiyun #define rb_enswitch_dm			BIT(13)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define USB2_CAL_CTRL_ADDR		(0x8 + USB2PHY_BASE)
203*4882a593Smuzhiyun #define rb_usb2phy_pllcal_done		BIT(31)
204*4882a593Smuzhiyun #define rb_usb2phy_impcal_done		BIT(23)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define USB2_PLL_CTRL0_ADDR		(0x0 + USB2PHY_BASE)
207*4882a593Smuzhiyun #define rb_usb2phy_pll_ready		BIT(31)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define USB2_RX_CHAN_CTRL1_ADDR		(0x18 + USB2PHY_BASE)
210*4882a593Smuzhiyun #define rb_usb2phy_sqcal_done		BIT(31)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define USB2_PHY2_CTRL_ADDR		(0x804 + USB2PHY2_BASE)
213*4882a593Smuzhiyun #define rb_usb2phy2_suspm		BIT(7)
214*4882a593Smuzhiyun #define rb_usb2phy2_pu			BIT(0)
215*4882a593Smuzhiyun #define USB2_PHY2_CAL_CTRL_ADDR		(0x8 + USB2PHY2_BASE)
216*4882a593Smuzhiyun #define USB2_PHY2_PLL_CTRL0_ADDR	(0x0 + USB2PHY2_BASE)
217*4882a593Smuzhiyun #define USB2_PHY2_RX_CHAN_CTRL1_ADDR	(0x18 + USB2PHY2_BASE)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define USB2_PHY_BASE(usb32)	(usb32 == 0 ? USB2PHY2_BASE : USB2PHY_BASE)
220*4882a593Smuzhiyun #define USB2_PHY_CTRL_ADDR(usb32) \
221*4882a593Smuzhiyun 	(usb32 == 0 ? USB2_PHY2_CTRL_ADDR : USB2_OTG_PHY_CTRL_ADDR)
222*4882a593Smuzhiyun #define RB_USB2PHY_SUSPM(usb32) \
223*4882a593Smuzhiyun 	(usb32 == 0 ? rb_usb2phy2_suspm : rb_usb2phy_suspm)
224*4882a593Smuzhiyun #define RB_USB2PHY_PU(usb32) \
225*4882a593Smuzhiyun 	(usb32 == 0 ? rb_usb2phy2_pu : rb_usb2phy_pu)
226*4882a593Smuzhiyun #define USB2_PHY_CAL_CTRL_ADDR(usb32) \
227*4882a593Smuzhiyun 	(usb32 == 0 ? USB2_PHY2_CAL_CTRL_ADDR : USB2_CAL_CTRL_ADDR)
228*4882a593Smuzhiyun #define USB2_PHY_RX_CHAN_CTRL1_ADDR(usb32) \
229*4882a593Smuzhiyun 	(usb32 == 0 ? USB2_PHY2_RX_CHAN_CTRL1_ADDR : USB2_RX_CHAN_CTRL1_ADDR)
230*4882a593Smuzhiyun #define USB2_PHY_PLL_CTRL0_ADDR(usb32) \
231*4882a593Smuzhiyun 	(usb32 == 0 ? USB2_PHY2_PLL_CTRL0_ADDR : USB2_PLL_CTRL0_ADDR)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * SATA definitions
235*4882a593Smuzhiyun  */
236*4882a593Smuzhiyun #define AHCI_BASE			MVEBU_REG(0xE0000)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define rh_vsreg_addr			(AHCI_BASE + 0x178)
239*4882a593Smuzhiyun #define rh_vsreg_data			(AHCI_BASE + 0x17C)
240*4882a593Smuzhiyun #define rh_vs0_a			(AHCI_BASE + 0xA0)
241*4882a593Smuzhiyun #define rh_vs0_d			(AHCI_BASE + 0xA4)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define vphy_sync_pattern_reg		0x224
244*4882a593Smuzhiyun #define bs_txd_inv			BIT(10)
245*4882a593Smuzhiyun #define bs_rxd_inv			BIT(11)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define vphy_loopback_reg0		0x223
248*4882a593Smuzhiyun #define bs_phyintf_40bit		0x0C00
249*4882a593Smuzhiyun #define bs_pll_ready_tx			0x10
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define vphy_power_reg0			0x201
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define vphy_calctl_reg			0x202
254*4882a593Smuzhiyun #define bs_max_pll_rate			BIT(12)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define vphy_reserve_reg		0x0e
257*4882a593Smuzhiyun #define bs_phyctrl_frm_pin		BIT(13)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define vsata_ctrl_reg			0x00
260*4882a593Smuzhiyun #define bs_phy_pu_pll			BIT(6)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * SDIO/eMMC definitions
264*4882a593Smuzhiyun  */
265*4882a593Smuzhiyun #define SDIO_BASE			MVEBU_REG(0xD8000)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define SDIO_HOST_CTRL1_ADDR		(SDIO_BASE + 0x28)
268*4882a593Smuzhiyun #define SDIO_SDHC_FIFO_ADDR		(SDIO_BASE + 0x12C)
269*4882a593Smuzhiyun #define SDIO_CAP_12_ADDR		(SDIO_BASE + 0x40)
270*4882a593Smuzhiyun #define SDIO_ENDIAN_ADDR		(SDIO_BASE + 0x1A4)
271*4882a593Smuzhiyun #define SDIO_PHY_TIMING_ADDR		(SDIO_BASE + 0x170)
272*4882a593Smuzhiyun #define SDIO_PHY_PAD_CTRL0_ADDR		(SDIO_BASE + 0x178)
273*4882a593Smuzhiyun #define SDIO_DLL_RST_ADDR		(SDIO_BASE + 0x148)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #endif /* _COMPHY_A3700_H_ */
276