xref: /OK3568_Linux_fs/u-boot/drivers/phy/marvell/comphy_a3700.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Marvell International Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <fdtdec.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "comphy_a3700.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct sgmii_phy_init_data_fix {
18*4882a593Smuzhiyun 	u16 addr;
19*4882a593Smuzhiyun 	u16 value;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Changes to 40M1G25 mode data required for running 40M3G125 init mode */
23*4882a593Smuzhiyun static struct sgmii_phy_init_data_fix sgmii_phy_init_fix[] = {
24*4882a593Smuzhiyun 	{0x005, 0x07CC}, {0x015, 0x0000}, {0x01B, 0x0000}, {0x01D, 0x0000},
25*4882a593Smuzhiyun 	{0x01E, 0x0000}, {0x01F, 0x0000}, {0x020, 0x0000}, {0x021, 0x0030},
26*4882a593Smuzhiyun 	{0x026, 0x0888}, {0x04D, 0x0152}, {0x04F, 0xA020}, {0x050, 0x07CC},
27*4882a593Smuzhiyun 	{0x053, 0xE9CA}, {0x055, 0xBD97}, {0x071, 0x3015}, {0x076, 0x03AA},
28*4882a593Smuzhiyun 	{0x07C, 0x0FDF}, {0x0C2, 0x3030}, {0x0C3, 0x8000}, {0x0E2, 0x5550},
29*4882a593Smuzhiyun 	{0x0E3, 0x12A4}, {0x0E4, 0x7D00}, {0x0E6, 0x0C83}, {0x101, 0xFCC0},
30*4882a593Smuzhiyun 	{0x104, 0x0C10}
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* 40M1G25 mode init data */
34*4882a593Smuzhiyun static u16 sgmii_phy_init[512] = {
35*4882a593Smuzhiyun 	/* 0       1       2       3       4       5       6       7 */
36*4882a593Smuzhiyun 	/*-----------------------------------------------------------*/
37*4882a593Smuzhiyun 	/* 8       9       A       B       C       D       E       F */
38*4882a593Smuzhiyun 	0x3110, 0xFD83, 0x6430, 0x412F, 0x82C0, 0x06FA, 0x4500, 0x6D26,	/* 00 */
39*4882a593Smuzhiyun 	0xAFC0, 0x8000, 0xC000, 0x0000, 0x2000, 0x49CC, 0x0BC9, 0x2A52,	/* 08 */
40*4882a593Smuzhiyun 	0x0BD2, 0x0CDE, 0x13D2, 0x0CE8, 0x1149, 0x10E0, 0x0000, 0x0000,	/* 10 */
41*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0001, 0x0000, 0x4134, 0x0D2D, 0xFFFF,	/* 18 */
42*4882a593Smuzhiyun 	0xFFE0, 0x4030, 0x1016, 0x0030, 0x0000, 0x0800, 0x0866, 0x0000,	/* 20 */
43*4882a593Smuzhiyun 	0x0000, 0x0000, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF,	/* 28 */
44*4882a593Smuzhiyun 	0xFFFF, 0xFFFF, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/* 30 */
45*4882a593Smuzhiyun 	0x0000, 0x0000, 0x000F, 0x6A62, 0x1988, 0x3100, 0x3100, 0x3100,	/* 38 */
46*4882a593Smuzhiyun 	0x3100, 0xA708, 0x2430, 0x0830, 0x1030, 0x4610, 0xFF00, 0xFF00,	/* 40 */
47*4882a593Smuzhiyun 	0x0060, 0x1000, 0x0400, 0x0040, 0x00F0, 0x0155, 0x1100, 0xA02A,	/* 48 */
48*4882a593Smuzhiyun 	0x06FA, 0x0080, 0xB008, 0xE3ED, 0x5002, 0xB592, 0x7A80, 0x0001,	/* 50 */
49*4882a593Smuzhiyun 	0x020A, 0x8820, 0x6014, 0x8054, 0xACAA, 0xFC88, 0x2A02, 0x45CF,	/* 58 */
50*4882a593Smuzhiyun 	0x000F, 0x1817, 0x2860, 0x064F, 0x0000, 0x0204, 0x1800, 0x6000,	/* 60 */
51*4882a593Smuzhiyun 	0x810F, 0x4F23, 0x4000, 0x4498, 0x0850, 0x0000, 0x000E, 0x1002,	/* 68 */
52*4882a593Smuzhiyun 	0x9D3A, 0x3009, 0xD066, 0x0491, 0x0001, 0x6AB0, 0x0399, 0x3780,	/* 70 */
53*4882a593Smuzhiyun 	0x0040, 0x5AC0, 0x4A80, 0x0000, 0x01DF, 0x0000, 0x0007, 0x0000,	/* 78 */
54*4882a593Smuzhiyun 	0x2D54, 0x00A1, 0x4000, 0x0100, 0xA20A, 0x0000, 0x0000, 0x0000,	/* 80 */
55*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x7400, 0x0E81, 0x1000, 0x1242, 0x0210,	/* 88 */
56*4882a593Smuzhiyun 	0x80DF, 0x0F1F, 0x2F3F, 0x4F5F, 0x6F7F, 0x0F1F, 0x2F3F, 0x4F5F,	/* 90 */
57*4882a593Smuzhiyun 	0x6F7F, 0x4BAD, 0x0000, 0x0000, 0x0800, 0x0000, 0x2400, 0xB651,	/* 98 */
58*4882a593Smuzhiyun 	0xC9E0, 0x4247, 0x0A24, 0x0000, 0xAF19, 0x1004, 0x0000, 0x0000,	/* A0 */
59*4882a593Smuzhiyun 	0x0000, 0x0013, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/* A8 */
60*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/* B0 */
61*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0060, 0x0000, 0x0000, 0x0000, 0x0000,	/* B8 */
62*4882a593Smuzhiyun 	0x0000, 0x0000, 0x3010, 0xFA00, 0x0000, 0x0000, 0x0000, 0x0003,	/* C0 */
63*4882a593Smuzhiyun 	0x1618, 0x8200, 0x8000, 0x0400, 0x050F, 0x0000, 0x0000, 0x0000,	/* C8 */
64*4882a593Smuzhiyun 	0x4C93, 0x0000, 0x1000, 0x1120, 0x0010, 0x1242, 0x1242, 0x1E00,	/* D0 */
65*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x00F8, 0x0000, 0x0041, 0x0800, 0x0000,	/* D8 */
66*4882a593Smuzhiyun 	0x82A0, 0x572E, 0x2490, 0x14A9, 0x4E00, 0x0000, 0x0803, 0x0541,	/* E0 */
67*4882a593Smuzhiyun 	0x0C15, 0x0000, 0x0000, 0x0400, 0x2626, 0x0000, 0x0000, 0x4200,	/* E8 */
68*4882a593Smuzhiyun 	0x0000, 0xAA55, 0x1020, 0x0000, 0x0000, 0x5010, 0x0000, 0x0000,	/* F0 */
69*4882a593Smuzhiyun 	0x0000, 0x0000, 0x5000, 0x0000, 0x0000, 0x0000, 0x02F2, 0x0000,	/* F8 */
70*4882a593Smuzhiyun 	0x101F, 0xFDC0, 0x4000, 0x8010, 0x0110, 0x0006, 0x0000, 0x0000,	/*100 */
71*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*108 */
72*4882a593Smuzhiyun 	0x04CF, 0x0000, 0x04CF, 0x0000, 0x04CF, 0x0000, 0x04C6, 0x0000,	/*110 */
73*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*118 */
74*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*120 */
75*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*128 */
76*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*130 */
77*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*138 */
78*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*140 */
79*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*148 */
80*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*150 */
81*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*158 */
82*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*160 */
83*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*168 */
84*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*170 */
85*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x00F0, 0x08A2, 0x3112, 0x0A14, 0x0000,	/*178 */
86*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*180 */
87*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*188 */
88*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*190 */
89*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*198 */
90*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1A0 */
91*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1A8 */
92*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1B0 */
93*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1B8 */
94*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1C0 */
95*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1C8 */
96*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1D0 */
97*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1D8 */
98*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1E0 */
99*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1E8 */
100*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,	/*1F0 */
101*4882a593Smuzhiyun 	0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000	/*1F8 */
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun  * comphy_poll_reg
106*4882a593Smuzhiyun  *
107*4882a593Smuzhiyun  * return: 1 on success, 0 on timeout
108*4882a593Smuzhiyun  */
comphy_poll_reg(void * addr,u32 val,u32 mask,u32 timeout,u8 op_type)109*4882a593Smuzhiyun static u32 comphy_poll_reg(void *addr, u32 val, u32 mask, u32 timeout,
110*4882a593Smuzhiyun 			   u8 op_type)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u32 rval = 0xDEAD;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	for (; timeout > 0; timeout--) {
115*4882a593Smuzhiyun 		if (op_type == POLL_16B_REG)
116*4882a593Smuzhiyun 			rval = readw(addr);	/* 16 bit */
117*4882a593Smuzhiyun 		else
118*4882a593Smuzhiyun 			rval = readl(addr) ;	/* 32 bit */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		if ((rval & mask) == val)
121*4882a593Smuzhiyun 			return 1;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		udelay(10000);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	debug("Time out waiting (%p = %#010x)\n", addr, rval);
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * comphy_pcie_power_up
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
134*4882a593Smuzhiyun  */
comphy_pcie_power_up(u32 speed,u32 invert)135*4882a593Smuzhiyun static int comphy_pcie_power_up(u32 speed, u32 invert)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	int	ret;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	debug_enter();
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/*
142*4882a593Smuzhiyun 	 * 1. Enable max PLL.
143*4882a593Smuzhiyun 	 */
144*4882a593Smuzhiyun 	reg_set16((void __iomem *)LANE_CFG1_ADDR(PCIE),
145*4882a593Smuzhiyun 		  bf_use_max_pll_rate, 0);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/*
148*4882a593Smuzhiyun 	 * 2. Select 20 bit SERDES interface.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	reg_set16((void __iomem *)GLOB_CLK_SRC_LO_ADDR(PCIE),
151*4882a593Smuzhiyun 		  bf_cfg_sel_20b, 0);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/*
154*4882a593Smuzhiyun 	 * 3. Force to use reg setting for PCIe mode
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	reg_set16((void __iomem *)MISC_REG1_ADDR(PCIE),
157*4882a593Smuzhiyun 		  bf_sel_bits_pcie_force, 0);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/*
160*4882a593Smuzhiyun 	 * 4. Change RX wait
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	reg_set16((void __iomem *)PWR_MGM_TIM1_ADDR(PCIE), 0x10C, 0xFFFF);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/*
165*4882a593Smuzhiyun 	 * 5. Enable idle sync
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	reg_set16((void __iomem *)UNIT_CTRL_ADDR(PCIE),
168*4882a593Smuzhiyun 		  0x60 | rb_idle_sync_en, 0xFFFF);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/*
171*4882a593Smuzhiyun 	 * 6. Enable the output of 100M/125M/500M clock
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	reg_set16((void __iomem *)MISC_REG0_ADDR(PCIE),
174*4882a593Smuzhiyun 		  0xA00D | rb_clk500m_en | rb_clk100m_125m_en, 0xFFFF);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/*
177*4882a593Smuzhiyun 	 * 7. Enable TX
178*4882a593Smuzhiyun 	 */
179*4882a593Smuzhiyun 	reg_set((void __iomem *)PHY_REF_CLK_ADDR, 0x1342, 0xFFFFFFFF);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/*
182*4882a593Smuzhiyun 	 * 8. Check crystal jumper setting and program the Power and PLL
183*4882a593Smuzhiyun 	 *    Control accordingly
184*4882a593Smuzhiyun 	 */
185*4882a593Smuzhiyun 	if (get_ref_clk() == 40) {
186*4882a593Smuzhiyun 		reg_set16((void __iomem *)PWR_PLL_CTRL_ADDR(PCIE),
187*4882a593Smuzhiyun 			  0xFC63, 0xFFFF); /* 40 MHz */
188*4882a593Smuzhiyun 	} else {
189*4882a593Smuzhiyun 		reg_set16((void __iomem *)PWR_PLL_CTRL_ADDR(PCIE),
190*4882a593Smuzhiyun 			  0xFC62, 0xFFFF); /* 25 MHz */
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/*
194*4882a593Smuzhiyun 	 * 9. Override Speed_PLL value and use MAC PLL
195*4882a593Smuzhiyun 	 */
196*4882a593Smuzhiyun 	reg_set16((void __iomem *)KVCO_CAL_CTRL_ADDR(PCIE),
197*4882a593Smuzhiyun 		  0x0040 | rb_use_max_pll_rate, 0xFFFF);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/*
200*4882a593Smuzhiyun 	 * 10. Check the Polarity invert bit
201*4882a593Smuzhiyun 	 */
202*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_TXD_INVERT) {
203*4882a593Smuzhiyun 		reg_set16((void __iomem *)SYNC_PATTERN_ADDR(PCIE),
204*4882a593Smuzhiyun 			  phy_txd_inv, 0);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_RXD_INVERT) {
208*4882a593Smuzhiyun 		reg_set16((void __iomem *)SYNC_PATTERN_ADDR(PCIE),
209*4882a593Smuzhiyun 			  phy_rxd_inv, 0);
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/*
213*4882a593Smuzhiyun 	 * 11. Release SW reset
214*4882a593Smuzhiyun 	 */
215*4882a593Smuzhiyun 	reg_set16((void __iomem *)GLOB_PHY_CTRL0_ADDR(PCIE),
216*4882a593Smuzhiyun 		  rb_mode_core_clk_freq_sel | rb_mode_pipe_width_32,
217*4882a593Smuzhiyun 		  bf_soft_rst | bf_mode_refdiv);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Wait for > 55 us to allow PCLK be enabled */
220*4882a593Smuzhiyun 	udelay(PLL_SET_DELAY_US);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Assert PCLK enabled */
223*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)LANE_STAT1_ADDR(PCIE),	/* address */
224*4882a593Smuzhiyun 			      rb_txdclk_pclk_en,		/* value */
225*4882a593Smuzhiyun 			      rb_txdclk_pclk_en,		/* mask */
226*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,			/* timeout */
227*4882a593Smuzhiyun 			      POLL_16B_REG);			/* 16bit */
228*4882a593Smuzhiyun 	if (ret == 0)
229*4882a593Smuzhiyun 		printf("Failed to lock PCIe PLL\n");
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	debug_exit();
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Return the status of the PLL */
234*4882a593Smuzhiyun 	return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * comphy_sata_power_up
239*4882a593Smuzhiyun  *
240*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
241*4882a593Smuzhiyun  */
comphy_sata_power_up(void)242*4882a593Smuzhiyun static int comphy_sata_power_up(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	int	ret;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	debug_enter();
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/*
249*4882a593Smuzhiyun 	 * 0. Swap SATA TX lines
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr,
252*4882a593Smuzhiyun 		vphy_sync_pattern_reg, 0xFFFFFFFF);
253*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_data, bs_txd_inv, bs_txd_inv);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * 1. Select 40-bit data width width
257*4882a593Smuzhiyun 	 */
258*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr, vphy_loopback_reg0, 0xFFFFFFFF);
259*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_data, 0x800, bs_phyintf_40bit);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/*
262*4882a593Smuzhiyun 	 * 2. Select reference clock and PHY mode (SATA)
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr, vphy_power_reg0, 0xFFFFFFFF);
265*4882a593Smuzhiyun 	if (get_ref_clk() == 40) {
266*4882a593Smuzhiyun 		reg_set((void __iomem *)rh_vsreg_data,
267*4882a593Smuzhiyun 			0x3, 0x00FF); /* 40 MHz */
268*4882a593Smuzhiyun 	} else {
269*4882a593Smuzhiyun 		reg_set((void __iomem *)rh_vsreg_data,
270*4882a593Smuzhiyun 			0x1, 0x00FF); /* 25 MHz */
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * 3. Use maximum PLL rate (no power save)
275*4882a593Smuzhiyun 	 */
276*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr, vphy_calctl_reg, 0xFFFFFFFF);
277*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_data,
278*4882a593Smuzhiyun 		bs_max_pll_rate, bs_max_pll_rate);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/*
281*4882a593Smuzhiyun 	 * 4. Reset reserved bit (??)
282*4882a593Smuzhiyun 	 */
283*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr, vphy_reserve_reg, 0xFFFFFFFF);
284*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_data, 0, bs_phyctrl_frm_pin);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/*
287*4882a593Smuzhiyun 	 * 5. Set vendor-specific configuration (??)
288*4882a593Smuzhiyun 	 */
289*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vs0_a, vsata_ctrl_reg, 0xFFFFFFFF);
290*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vs0_d, bs_phy_pu_pll, bs_phy_pu_pll);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Wait for > 55 us to allow PLL be enabled */
293*4882a593Smuzhiyun 	udelay(PLL_SET_DELAY_US);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Assert SATA PLL enabled */
296*4882a593Smuzhiyun 	reg_set((void __iomem *)rh_vsreg_addr, vphy_loopback_reg0, 0xFFFFFFFF);
297*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)rh_vsreg_data,	/* address */
298*4882a593Smuzhiyun 			      bs_pll_ready_tx,		/* value */
299*4882a593Smuzhiyun 			      bs_pll_ready_tx,		/* mask */
300*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
301*4882a593Smuzhiyun 			      POLL_32B_REG);		/* 32bit */
302*4882a593Smuzhiyun 	if (ret == 0)
303*4882a593Smuzhiyun 		printf("Failed to lock SATA PLL\n");
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	debug_exit();
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * comphy_usb3_power_up
312*4882a593Smuzhiyun  *
313*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
314*4882a593Smuzhiyun  */
comphy_usb3_power_up(u32 type,u32 speed,u32 invert)315*4882a593Smuzhiyun static int comphy_usb3_power_up(u32 type, u32 speed, u32 invert)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	int	ret;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	debug_enter();
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/*
322*4882a593Smuzhiyun 	 * 1. Power up OTG module
323*4882a593Smuzhiyun 	 */
324*4882a593Smuzhiyun 	reg_set((void __iomem *)USB2_PHY_OTG_CTRL_ADDR, rb_pu_otg, 0);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/*
327*4882a593Smuzhiyun 	 * 2. Set counter for 100us pulse in USB3 Host and Device
328*4882a593Smuzhiyun 	 * restore default burst size limit (Reference Clock 31:24)
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 	reg_set((void __iomem *)USB3_CTRPUL_VAL_REG,
331*4882a593Smuzhiyun 		0x8 << 24, rb_usb3_ctr_100ns);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* 0xd005c300 = 0x1001 */
335*4882a593Smuzhiyun 	/* set PRD_TXDEEMPH (3.5db de-emph) */
336*4882a593Smuzhiyun 	reg_set16((void __iomem *)LANE_CFG0_ADDR(USB3), 0x1, 0xFF);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/*
339*4882a593Smuzhiyun 	 * unset BIT0: set Tx Electrical Idle Mode: Transmitter is in
340*4882a593Smuzhiyun 	 * low impedance mode during electrical idle
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	/* unset BIT4: set G2 Tx Datapath with no Delayed Latency */
343*4882a593Smuzhiyun 	/* unset BIT6: set Tx Detect Rx Mode at LoZ mode */
344*4882a593Smuzhiyun 	reg_set16((void __iomem *)LANE_CFG1_ADDR(USB3), 0x0, 0xFFFF);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* 0xd005c310 = 0x93: set Spread Spectrum Clock Enabled  */
348*4882a593Smuzhiyun 	reg_set16((void __iomem *)LANE_CFG4_ADDR(USB3),
349*4882a593Smuzhiyun 		  bf_spread_spectrum_clock_en, 0x80);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/*
352*4882a593Smuzhiyun 	 * set Override Margining Controls From the MAC: Use margining signals
353*4882a593Smuzhiyun 	 * from lane configuration
354*4882a593Smuzhiyun 	 */
355*4882a593Smuzhiyun 	reg_set16((void __iomem *)TEST_MODE_CTRL_ADDR(USB3),
356*4882a593Smuzhiyun 		  rb_mode_margin_override, 0xFFFF);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* set Lane-to-Lane Bundle Clock Sampling Period = per PCLK cycles */
359*4882a593Smuzhiyun 	/* set Mode Clock Source = PCLK is generated from REFCLK */
360*4882a593Smuzhiyun 	reg_set16((void __iomem *)GLOB_CLK_SRC_LO_ADDR(USB3), 0x0, 0xFF);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* set G2 Spread Spectrum Clock Amplitude at 4K */
363*4882a593Smuzhiyun 	reg_set16((void __iomem *)GEN2_SETTING_2_ADDR(USB3), g2_tx_ssc_amp,
364*4882a593Smuzhiyun 		  0xF000);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * unset G3 Spread Spectrum Clock Amplitude & set G3 TX and RX Register
368*4882a593Smuzhiyun 	 * Master Current Select
369*4882a593Smuzhiyun 	 */
370*4882a593Smuzhiyun 	reg_set16((void __iomem *)GEN2_SETTING_3_ADDR(USB3), 0x0, 0xFFFF);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * 3. Check crystal jumper setting and program the Power and PLL
374*4882a593Smuzhiyun 	 * Control accordingly
375*4882a593Smuzhiyun 	 */
376*4882a593Smuzhiyun 	if (get_ref_clk() == 40) {
377*4882a593Smuzhiyun 		reg_set16((void __iomem *)PWR_PLL_CTRL_ADDR(USB3), 0xFCA3,
378*4882a593Smuzhiyun 			  0xFFFF); /* 40 MHz */
379*4882a593Smuzhiyun 	} else {
380*4882a593Smuzhiyun 		reg_set16((void __iomem *)PWR_PLL_CTRL_ADDR(USB3), 0xFCA2,
381*4882a593Smuzhiyun 			  0xFFFF); /* 25 MHz */
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 * 4. Change RX wait
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	reg_set16((void __iomem *)PWR_MGM_TIM1_ADDR(USB3), 0x10C, 0xFFFF);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/*
390*4882a593Smuzhiyun 	 * 5. Enable idle sync
391*4882a593Smuzhiyun 	 */
392*4882a593Smuzhiyun 	reg_set16((void __iomem *)UNIT_CTRL_ADDR(USB3), 0x60 | rb_idle_sync_en,
393*4882a593Smuzhiyun 		  0xFFFF);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/*
396*4882a593Smuzhiyun 	 * 6. Enable the output of 500M clock
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	reg_set16((void __iomem *)MISC_REG0_ADDR(USB3), 0xA00D | rb_clk500m_en,
399*4882a593Smuzhiyun 		  0xFFFF);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/*
402*4882a593Smuzhiyun 	 * 7. Set 20-bit data width
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	reg_set16((void __iomem *)DIG_LB_EN_ADDR(USB3), 0x0400, 0xFFFF);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/*
407*4882a593Smuzhiyun 	 * 8. Override Speed_PLL value and use MAC PLL
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	reg_set16((void __iomem *)KVCO_CAL_CTRL_ADDR(USB3),
410*4882a593Smuzhiyun 		  0x0040 | rb_use_max_pll_rate, 0xFFFF);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/*
413*4882a593Smuzhiyun 	 * 9. Check the Polarity invert bit
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_TXD_INVERT) {
416*4882a593Smuzhiyun 		reg_set16((void __iomem *)SYNC_PATTERN_ADDR(USB3),
417*4882a593Smuzhiyun 			  phy_txd_inv, 0);
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_RXD_INVERT) {
421*4882a593Smuzhiyun 		reg_set16((void __iomem *)SYNC_PATTERN_ADDR(USB3),
422*4882a593Smuzhiyun 			  phy_rxd_inv, 0);
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/*
426*4882a593Smuzhiyun 	 * 10. Release SW reset
427*4882a593Smuzhiyun 	 */
428*4882a593Smuzhiyun 	reg_set16((void __iomem *)GLOB_PHY_CTRL0_ADDR(USB3),
429*4882a593Smuzhiyun 		  rb_mode_core_clk_freq_sel | rb_mode_pipe_width_32 | 0x20,
430*4882a593Smuzhiyun 		  0xFFFF);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Wait for > 55 us to allow PCLK be enabled */
433*4882a593Smuzhiyun 	udelay(PLL_SET_DELAY_US);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Assert PCLK enabled */
436*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)LANE_STAT1_ADDR(USB3),	/* address */
437*4882a593Smuzhiyun 			      rb_txdclk_pclk_en,		/* value */
438*4882a593Smuzhiyun 			      rb_txdclk_pclk_en,		/* mask */
439*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,			/* timeout */
440*4882a593Smuzhiyun 			      POLL_16B_REG);			/* 16bit */
441*4882a593Smuzhiyun 	if (ret == 0)
442*4882a593Smuzhiyun 		printf("Failed to lock USB3 PLL\n");
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/*
445*4882a593Smuzhiyun 	 * Set Soft ID for Host mode (Device mode works with Hard ID
446*4882a593Smuzhiyun 	 * detection)
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	if (type == PHY_TYPE_USB3_HOST0) {
449*4882a593Smuzhiyun 		/*
450*4882a593Smuzhiyun 		 * set   BIT0: set ID_MODE of Host/Device = "Soft ID" (BIT1)
451*4882a593Smuzhiyun 		 * clear BIT1: set SOFT_ID = Host
452*4882a593Smuzhiyun 		 * set   BIT4: set INT_MODE = ID. Interrupt Mode: enable
453*4882a593Smuzhiyun 		 *             interrupt by ID instead of using both interrupts
454*4882a593Smuzhiyun 		 *             of HOST and Device ORed simultaneously
455*4882a593Smuzhiyun 		 *             INT_MODE=ID in order to avoid unexpected
456*4882a593Smuzhiyun 		 *             behaviour or both interrupts together
457*4882a593Smuzhiyun 		 */
458*4882a593Smuzhiyun 		reg_set((void __iomem *)USB32_CTRL_BASE,
459*4882a593Smuzhiyun 			usb32_ctrl_id_mode | usb32_ctrl_int_mode,
460*4882a593Smuzhiyun 			usb32_ctrl_id_mode | usb32_ctrl_soft_id |
461*4882a593Smuzhiyun 			usb32_ctrl_int_mode);
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	debug_exit();
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return ret;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /*
470*4882a593Smuzhiyun  * comphy_usb2_power_up
471*4882a593Smuzhiyun  *
472*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
473*4882a593Smuzhiyun  */
comphy_usb2_power_up(u8 usb32)474*4882a593Smuzhiyun static int comphy_usb2_power_up(u8 usb32)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	int	ret;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	debug_enter();
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (usb32 != 0 && usb32 != 1) {
481*4882a593Smuzhiyun 		printf("invalid usb32 value: (%d), should be either 0 or 1\n",
482*4882a593Smuzhiyun 		       usb32);
483*4882a593Smuzhiyun 		debug_exit();
484*4882a593Smuzhiyun 		return 0;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/*
488*4882a593Smuzhiyun 	 * 0. Setup PLL. 40MHz clock uses defaults.
489*4882a593Smuzhiyun 	 *    See "PLL Settings for Typical REFCLK" table
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	if (get_ref_clk() == 25) {
492*4882a593Smuzhiyun 		reg_set((void __iomem *)USB2_PHY_BASE(usb32),
493*4882a593Smuzhiyun 			5 | (96 << 16), 0x3F | (0xFF << 16) | (0x3 << 28));
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/*
497*4882a593Smuzhiyun 	 * 1. PHY pull up and disable USB2 suspend
498*4882a593Smuzhiyun 	 */
499*4882a593Smuzhiyun 	reg_set((void __iomem *)USB2_PHY_CTRL_ADDR(usb32),
500*4882a593Smuzhiyun 		RB_USB2PHY_SUSPM(usb32) | RB_USB2PHY_PU(usb32), 0);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (usb32 != 0) {
503*4882a593Smuzhiyun 		/*
504*4882a593Smuzhiyun 		 * 2. Power up OTG module
505*4882a593Smuzhiyun 		 */
506*4882a593Smuzhiyun 		reg_set((void __iomem *)USB2_PHY_OTG_CTRL_ADDR, rb_pu_otg, 0);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		/*
509*4882a593Smuzhiyun 		 * 3. Configure PHY charger detection
510*4882a593Smuzhiyun 		 */
511*4882a593Smuzhiyun 		reg_set((void __iomem *)USB2_PHY_CHRGR_DET_ADDR, 0,
512*4882a593Smuzhiyun 			rb_cdp_en | rb_dcp_en | rb_pd_en | rb_cdp_dm_auto |
513*4882a593Smuzhiyun 			rb_enswitch_dp | rb_enswitch_dm | rb_pu_chrg_dtc);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Assert PLL calibration done */
517*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)USB2_PHY_CAL_CTRL_ADDR(usb32),
518*4882a593Smuzhiyun 			      rb_usb2phy_pllcal_done,	/* value */
519*4882a593Smuzhiyun 			      rb_usb2phy_pllcal_done,	/* mask */
520*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
521*4882a593Smuzhiyun 			      POLL_32B_REG);		/* 32bit */
522*4882a593Smuzhiyun 	if (ret == 0)
523*4882a593Smuzhiyun 		printf("Failed to end USB2 PLL calibration\n");
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/* Assert impedance calibration done */
526*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)USB2_PHY_CAL_CTRL_ADDR(usb32),
527*4882a593Smuzhiyun 			      rb_usb2phy_impcal_done,	/* value */
528*4882a593Smuzhiyun 			      rb_usb2phy_impcal_done,	/* mask */
529*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
530*4882a593Smuzhiyun 			      POLL_32B_REG);		/* 32bit */
531*4882a593Smuzhiyun 	if (ret == 0)
532*4882a593Smuzhiyun 		printf("Failed to end USB2 impedance calibration\n");
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Assert squetch calibration done */
535*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)USB2_PHY_RX_CHAN_CTRL1_ADDR(usb32),
536*4882a593Smuzhiyun 			      rb_usb2phy_sqcal_done,	/* value */
537*4882a593Smuzhiyun 			      rb_usb2phy_sqcal_done,	/* mask */
538*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
539*4882a593Smuzhiyun 			      POLL_32B_REG);		/* 32bit */
540*4882a593Smuzhiyun 	if (ret == 0)
541*4882a593Smuzhiyun 		printf("Failed to end USB2 unknown calibration\n");
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Assert PLL is ready */
544*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)USB2_PHY_PLL_CTRL0_ADDR(usb32),
545*4882a593Smuzhiyun 			      rb_usb2phy_pll_ready,		/* value */
546*4882a593Smuzhiyun 			      rb_usb2phy_pll_ready,		/* mask */
547*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
548*4882a593Smuzhiyun 			      POLL_32B_REG);		/* 32bit */
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (ret == 0)
551*4882a593Smuzhiyun 		printf("Failed to lock USB2 PLL\n");
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	debug_exit();
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return ret;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun  * comphy_emmc_power_up
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
562*4882a593Smuzhiyun  */
comphy_emmc_power_up(void)563*4882a593Smuzhiyun static int comphy_emmc_power_up(void)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	debug_enter();
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/*
568*4882a593Smuzhiyun 	 * 1. Bus power ON, Bus voltage 1.8V
569*4882a593Smuzhiyun 	 */
570*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_HOST_CTRL1_ADDR, 0xB00, 0xF00);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/*
573*4882a593Smuzhiyun 	 * 2. Set FIFO parameters
574*4882a593Smuzhiyun 	 */
575*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_SDHC_FIFO_ADDR, 0x315, 0xFFFFFFFF);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/*
578*4882a593Smuzhiyun 	 * 3. Set Capabilities 1_2
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_CAP_12_ADDR, 0x25FAC8B2, 0xFFFFFFFF);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/*
583*4882a593Smuzhiyun 	 * 4. Set Endian
584*4882a593Smuzhiyun 	 */
585*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_ENDIAN_ADDR, 0x00c00000, 0);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/*
588*4882a593Smuzhiyun 	 * 4. Init PHY
589*4882a593Smuzhiyun 	 */
590*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_PHY_TIMING_ADDR, 0x80000000, 0x80000000);
591*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_PHY_PAD_CTRL0_ADDR, 0x50000000,
592*4882a593Smuzhiyun 		0xF0000000);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/*
595*4882a593Smuzhiyun 	 * 5. DLL reset
596*4882a593Smuzhiyun 	 */
597*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_DLL_RST_ADDR, 0xFFFEFFFF, 0);
598*4882a593Smuzhiyun 	reg_set((void __iomem *)SDIO_DLL_RST_ADDR, 0x00010000, 0);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	debug_exit();
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return 1;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun  * comphy_sgmii_power_up
607*4882a593Smuzhiyun  *
608*4882a593Smuzhiyun  * return:
609*4882a593Smuzhiyun  */
comphy_sgmii_phy_init(u32 lane,u32 speed)610*4882a593Smuzhiyun static void comphy_sgmii_phy_init(u32 lane, u32 speed)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	const int fix_arr_sz = ARRAY_SIZE(sgmii_phy_init_fix);
613*4882a593Smuzhiyun 	int addr, fix_idx;
614*4882a593Smuzhiyun 	u16 val;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	fix_idx = 0;
617*4882a593Smuzhiyun 	for (addr = 0; addr < 512; addr++) {
618*4882a593Smuzhiyun 		/*
619*4882a593Smuzhiyun 		 * All PHY register values are defined in full for 3.125Gbps
620*4882a593Smuzhiyun 		 * SERDES speed. The values required for 1.25 Gbps are almost
621*4882a593Smuzhiyun 		 * the same and only few registers should be "fixed" in
622*4882a593Smuzhiyun 		 * comparison to 3.125 Gbps values. These register values are
623*4882a593Smuzhiyun 		 * stored in "sgmii_phy_init_fix" array.
624*4882a593Smuzhiyun 		 */
625*4882a593Smuzhiyun 		if ((speed != PHY_SPEED_1_25G) &&
626*4882a593Smuzhiyun 		    (sgmii_phy_init_fix[fix_idx].addr == addr)) {
627*4882a593Smuzhiyun 			/* Use new value */
628*4882a593Smuzhiyun 			val = sgmii_phy_init_fix[fix_idx].value;
629*4882a593Smuzhiyun 			if (fix_idx < fix_arr_sz)
630*4882a593Smuzhiyun 				fix_idx++;
631*4882a593Smuzhiyun 		} else {
632*4882a593Smuzhiyun 			val = sgmii_phy_init[addr];
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		phy_write16(lane, addr, val, 0xFFFF);
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun  * comphy_sgmii_power_up
641*4882a593Smuzhiyun  *
642*4882a593Smuzhiyun  * return: 1 if PLL locked (OK), 0 otherwise (FAIL)
643*4882a593Smuzhiyun  */
comphy_sgmii_power_up(u32 lane,u32 speed,u32 invert)644*4882a593Smuzhiyun static int comphy_sgmii_power_up(u32 lane, u32 speed, u32 invert)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	int	ret;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	debug_enter();
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/*
651*4882a593Smuzhiyun 	 * 1. Configure PHY to SATA/SAS mode by setting pin PIN_PIPE_SEL=0
652*4882a593Smuzhiyun 	 */
653*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_SEL_ADDR, 0, rf_compy_select(lane));
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/*
656*4882a593Smuzhiyun 	 * 2. Reset PHY by setting PHY input port PIN_RESET=1.
657*4882a593Smuzhiyun 	 * 3. Set PHY input port PIN_TX_IDLE=1, PIN_PU_IVREF=1 to keep
658*4882a593Smuzhiyun 	 *    PHY TXP/TXN output to idle state during PHY initialization
659*4882a593Smuzhiyun 	 * 4. Set PHY input port PIN_PU_PLL=0, PIN_PU_RX=0, PIN_PU_TX=0.
660*4882a593Smuzhiyun 	 */
661*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
662*4882a593Smuzhiyun 		rb_pin_reset_comphy | rb_pin_tx_idle | rb_pin_pu_iveref,
663*4882a593Smuzhiyun 		rb_pin_reset_core | rb_pin_pu_pll |
664*4882a593Smuzhiyun 		rb_pin_pu_rx | rb_pin_pu_tx);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/*
667*4882a593Smuzhiyun 	 * 5. Release reset to the PHY by setting PIN_RESET=0.
668*4882a593Smuzhiyun 	 */
669*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
670*4882a593Smuzhiyun 		0, rb_pin_reset_comphy);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/*
673*4882a593Smuzhiyun 	 * 7. Set PIN_PHY_GEN_TX[3:0] and PIN_PHY_GEN_RX[3:0] to decide
674*4882a593Smuzhiyun 	 *    COMPHY bit rate
675*4882a593Smuzhiyun 	 */
676*4882a593Smuzhiyun 	if (speed == PHY_SPEED_3_125G) { /* 3.125 GHz */
677*4882a593Smuzhiyun 		reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
678*4882a593Smuzhiyun 			(0x8 << rf_gen_rx_sel_shift) |
679*4882a593Smuzhiyun 			(0x8 << rf_gen_tx_sel_shift),
680*4882a593Smuzhiyun 			rf_gen_rx_select | rf_gen_tx_select);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	} else if (speed == PHY_SPEED_1_25G) { /* 1.25 GHz */
683*4882a593Smuzhiyun 		reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
684*4882a593Smuzhiyun 			(0x6 << rf_gen_rx_sel_shift) |
685*4882a593Smuzhiyun 			(0x6 << rf_gen_tx_sel_shift),
686*4882a593Smuzhiyun 			rf_gen_rx_select | rf_gen_tx_select);
687*4882a593Smuzhiyun 	} else {
688*4882a593Smuzhiyun 		printf("Unsupported COMPHY speed!\n");
689*4882a593Smuzhiyun 		return 0;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/*
693*4882a593Smuzhiyun 	 * 8. Wait 1mS for bandgap and reference clocks to stabilize;
694*4882a593Smuzhiyun 	 *    then start SW programming.
695*4882a593Smuzhiyun 	 */
696*4882a593Smuzhiyun 	mdelay(10);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* 9. Program COMPHY register PHY_MODE */
699*4882a593Smuzhiyun 	phy_write16(lane, PHY_PWR_PLL_CTRL_ADDR,
700*4882a593Smuzhiyun 		    PHY_MODE_SGMII << rf_phy_mode_shift, rf_phy_mode_mask);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/*
703*4882a593Smuzhiyun 	 * 10. Set COMPHY register REFCLK_SEL to select the correct REFCLK
704*4882a593Smuzhiyun 	 *     source
705*4882a593Smuzhiyun 	 */
706*4882a593Smuzhiyun 	phy_write16(lane, PHY_MISC_REG0_ADDR, 0, rb_ref_clk_sel);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/*
709*4882a593Smuzhiyun 	 * 11. Set correct reference clock frequency in COMPHY register
710*4882a593Smuzhiyun 	 *     REF_FREF_SEL.
711*4882a593Smuzhiyun 	 */
712*4882a593Smuzhiyun 	if (get_ref_clk() == 40) {
713*4882a593Smuzhiyun 		phy_write16(lane, PHY_PWR_PLL_CTRL_ADDR,
714*4882a593Smuzhiyun 			    0x4 << rf_ref_freq_sel_shift, rf_ref_freq_sel_mask);
715*4882a593Smuzhiyun 	} else {
716*4882a593Smuzhiyun 		/* 25MHz */
717*4882a593Smuzhiyun 		phy_write16(lane, PHY_PWR_PLL_CTRL_ADDR,
718*4882a593Smuzhiyun 			    0x1 << rf_ref_freq_sel_shift, rf_ref_freq_sel_mask);
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	/* 12. Program COMPHY register PHY_GEN_MAX[1:0] */
722*4882a593Smuzhiyun 	/*
723*4882a593Smuzhiyun 	 * This step is mentioned in the flow received from verification team.
724*4882a593Smuzhiyun 	 * However the PHY_GEN_MAX value is only meaningful for other
725*4882a593Smuzhiyun 	 * interfaces (not SGMII). For instance, it selects SATA speed
726*4882a593Smuzhiyun 	 * 1.5/3/6 Gbps or PCIe speed  2.5/5 Gbps
727*4882a593Smuzhiyun 	 */
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/*
730*4882a593Smuzhiyun 	 * 13. Program COMPHY register SEL_BITS to set correct parallel data
731*4882a593Smuzhiyun 	 *     bus width
732*4882a593Smuzhiyun 	 */
733*4882a593Smuzhiyun 	/* 10bit */
734*4882a593Smuzhiyun 	phy_write16(lane, PHY_DIG_LB_EN_ADDR, 0, rf_data_width_mask);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/*
737*4882a593Smuzhiyun 	 * 14. As long as DFE function needs to be enabled in any mode,
738*4882a593Smuzhiyun 	 *     COMPHY register DFE_UPDATE_EN[5:0] shall be programmed to 0x3F
739*4882a593Smuzhiyun 	 *     for real chip during COMPHY power on.
740*4882a593Smuzhiyun 	 */
741*4882a593Smuzhiyun 	/*
742*4882a593Smuzhiyun 	 * The step 14 exists (and empty) in the original initialization flow
743*4882a593Smuzhiyun 	 * obtained from the verification team. According to the functional
744*4882a593Smuzhiyun 	 * specification DFE_UPDATE_EN already has the default value 0x3F
745*4882a593Smuzhiyun 	 */
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	/*
748*4882a593Smuzhiyun 	 * 15. Program COMPHY GEN registers.
749*4882a593Smuzhiyun 	 *     These registers should be programmed based on the lab testing
750*4882a593Smuzhiyun 	 *     result to achieve optimal performance. Please contact the CEA
751*4882a593Smuzhiyun 	 *     group to get the related GEN table during real chip bring-up.
752*4882a593Smuzhiyun 	 *     We only requred to run though the entire registers programming
753*4882a593Smuzhiyun 	 *     flow defined by "comphy_sgmii_phy_init" when the REF clock is
754*4882a593Smuzhiyun 	 *     40 MHz. For REF clock 25 MHz the default values stored in PHY
755*4882a593Smuzhiyun 	 *     registers are OK.
756*4882a593Smuzhiyun 	 */
757*4882a593Smuzhiyun 	debug("Running C-DPI phy init %s mode\n",
758*4882a593Smuzhiyun 	      speed == PHY_SPEED_3_125G ? "2G5" : "1G");
759*4882a593Smuzhiyun 	if (get_ref_clk() == 40)
760*4882a593Smuzhiyun 		comphy_sgmii_phy_init(lane, speed);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/*
763*4882a593Smuzhiyun 	 * 16. [Simulation Only] should not be used for real chip.
764*4882a593Smuzhiyun 	 *     By pass power up calibration by programming EXT_FORCE_CAL_DONE
765*4882a593Smuzhiyun 	 *     (R02h[9]) to 1 to shorten COMPHY simulation time.
766*4882a593Smuzhiyun 	 */
767*4882a593Smuzhiyun 	/*
768*4882a593Smuzhiyun 	 * 17. [Simulation Only: should not be used for real chip]
769*4882a593Smuzhiyun 	 *     Program COMPHY register FAST_DFE_TIMER_EN=1 to shorten RX
770*4882a593Smuzhiyun 	 *     training simulation time.
771*4882a593Smuzhiyun 	 */
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/*
774*4882a593Smuzhiyun 	 * 18. Check the PHY Polarity invert bit
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_TXD_INVERT)
777*4882a593Smuzhiyun 		phy_write16(lane, PHY_SYNC_PATTERN_ADDR, phy_txd_inv, 0);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (invert & PHY_POLARITY_RXD_INVERT)
780*4882a593Smuzhiyun 		phy_write16(lane, PHY_SYNC_PATTERN_ADDR, phy_rxd_inv, 0);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/*
783*4882a593Smuzhiyun 	 * 19. Set PHY input ports PIN_PU_PLL, PIN_PU_TX and PIN_PU_RX to 1
784*4882a593Smuzhiyun 	 *     to start PHY power up sequence. All the PHY register
785*4882a593Smuzhiyun 	 *     programming should be done before PIN_PU_PLL=1. There should be
786*4882a593Smuzhiyun 	 *     no register programming for normal PHY operation from this point.
787*4882a593Smuzhiyun 	 */
788*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
789*4882a593Smuzhiyun 		rb_pin_pu_pll | rb_pin_pu_rx | rb_pin_pu_tx,
790*4882a593Smuzhiyun 		rb_pin_pu_pll | rb_pin_pu_rx | rb_pin_pu_tx);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/*
793*4882a593Smuzhiyun 	 * 20. Wait for PHY power up sequence to finish by checking output ports
794*4882a593Smuzhiyun 	 *     PIN_PLL_READY_TX=1 and PIN_PLL_READY_RX=1.
795*4882a593Smuzhiyun 	 */
796*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)COMPHY_PHY_STAT1_ADDR(lane), /* address */
797*4882a593Smuzhiyun 			      rb_pll_ready_tx | rb_pll_ready_rx, /* value */
798*4882a593Smuzhiyun 			      rb_pll_ready_tx | rb_pll_ready_rx, /* mask */
799*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,			/* timeout */
800*4882a593Smuzhiyun 			      POLL_32B_REG);			/* 32bit */
801*4882a593Smuzhiyun 	if (ret == 0)
802*4882a593Smuzhiyun 		printf("Failed to lock PLL for SGMII PHY %d\n", lane);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/*
805*4882a593Smuzhiyun 	 * 21. Set COMPHY input port PIN_TX_IDLE=0
806*4882a593Smuzhiyun 	 */
807*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane),
808*4882a593Smuzhiyun 		0x0, rb_pin_tx_idle);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/*
811*4882a593Smuzhiyun 	 * 22. After valid data appear on PIN_RXDATA bus, set PIN_RX_INIT=1.
812*4882a593Smuzhiyun 	 *     to start RX initialization. PIN_RX_INIT_DONE will be cleared to
813*4882a593Smuzhiyun 	 *     0 by the PHY. After RX initialization is done, PIN_RX_INIT_DONE
814*4882a593Smuzhiyun 	 *     will be set to 1 by COMPHY. Set PIN_RX_INIT=0 after
815*4882a593Smuzhiyun 	 *     PIN_RX_INIT_DONE= 1.
816*4882a593Smuzhiyun 	 *     Please refer to RX initialization part for details.
817*4882a593Smuzhiyun 	 */
818*4882a593Smuzhiyun 	reg_set((void __iomem *)COMPHY_PHY_CFG1_ADDR(lane), rb_phy_rx_init,
819*4882a593Smuzhiyun 		0x0);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	ret = comphy_poll_reg((void *)COMPHY_PHY_STAT1_ADDR(lane), /* address */
822*4882a593Smuzhiyun 			      rb_rx_init_done,			/* value */
823*4882a593Smuzhiyun 			      rb_rx_init_done,			/* mask */
824*4882a593Smuzhiyun 			      PLL_LOCK_TIMEOUT,		/* timeout */
825*4882a593Smuzhiyun 			      POLL_32B_REG);			/* 32bit */
826*4882a593Smuzhiyun 	if (ret == 0)
827*4882a593Smuzhiyun 		printf("Failed to init RX of SGMII PHY %d\n", lane);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	debug_exit();
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	return ret;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
comphy_dedicated_phys_init(void)834*4882a593Smuzhiyun void comphy_dedicated_phys_init(void)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	int node, usb32, ret = 1;
837*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	debug_enter();
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	for (usb32 = 0; usb32 <= 1; usb32++) {
842*4882a593Smuzhiyun 		/*
843*4882a593Smuzhiyun 		 * There are 2 UTMI PHYs in this SOC.
844*4882a593Smuzhiyun 		 * One is independendent and one is paired with USB3 port (OTG)
845*4882a593Smuzhiyun 		 */
846*4882a593Smuzhiyun 		if (usb32 == 0) {
847*4882a593Smuzhiyun 			node = fdt_node_offset_by_compatible(
848*4882a593Smuzhiyun 				blob, -1, "marvell,armada-3700-ehci");
849*4882a593Smuzhiyun 		} else {
850*4882a593Smuzhiyun 			node = fdt_node_offset_by_compatible(
851*4882a593Smuzhiyun 				blob, -1, "marvell,armada3700-xhci");
852*4882a593Smuzhiyun 		}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		if (node > 0) {
855*4882a593Smuzhiyun 			if (fdtdec_get_is_enabled(blob, node)) {
856*4882a593Smuzhiyun 				ret = comphy_usb2_power_up(usb32);
857*4882a593Smuzhiyun 				if (ret == 0)
858*4882a593Smuzhiyun 					printf("Failed to initialize UTMI PHY\n");
859*4882a593Smuzhiyun 				else
860*4882a593Smuzhiyun 					debug("UTMI PHY init succeed\n");
861*4882a593Smuzhiyun 			} else {
862*4882a593Smuzhiyun 				debug("USB%d node is disabled\n",
863*4882a593Smuzhiyun 				      usb32 == 0 ? 2 : 3);
864*4882a593Smuzhiyun 			}
865*4882a593Smuzhiyun 		} else {
866*4882a593Smuzhiyun 			debug("No USB%d node in DT\n", usb32 == 0 ? 2 : 3);
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	node = fdt_node_offset_by_compatible(blob, -1,
871*4882a593Smuzhiyun 					     "marvell,armada-3700-ahci");
872*4882a593Smuzhiyun 	if (node > 0) {
873*4882a593Smuzhiyun 		if (fdtdec_get_is_enabled(blob, node)) {
874*4882a593Smuzhiyun 			ret = comphy_sata_power_up();
875*4882a593Smuzhiyun 			if (ret == 0)
876*4882a593Smuzhiyun 				printf("Failed to initialize SATA PHY\n");
877*4882a593Smuzhiyun 			else
878*4882a593Smuzhiyun 				debug("SATA PHY init succeed\n");
879*4882a593Smuzhiyun 		} else {
880*4882a593Smuzhiyun 			debug("SATA node is disabled\n");
881*4882a593Smuzhiyun 		}
882*4882a593Smuzhiyun 	}  else {
883*4882a593Smuzhiyun 		debug("No SATA node in DT\n");
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	node = fdt_node_offset_by_compatible(blob, -1,
887*4882a593Smuzhiyun 					     "marvell,armada-8k-sdhci");
888*4882a593Smuzhiyun 	if (node <= 0) {
889*4882a593Smuzhiyun 		node = fdt_node_offset_by_compatible(
890*4882a593Smuzhiyun 			blob, -1, "marvell,armada-3700-sdhci");
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (node > 0) {
894*4882a593Smuzhiyun 		if (fdtdec_get_is_enabled(blob, node)) {
895*4882a593Smuzhiyun 			ret = comphy_emmc_power_up();
896*4882a593Smuzhiyun 			if (ret == 0)
897*4882a593Smuzhiyun 				printf("Failed to initialize SDIO/eMMC PHY\n");
898*4882a593Smuzhiyun 			else
899*4882a593Smuzhiyun 				debug("SDIO/eMMC PHY init succeed\n");
900*4882a593Smuzhiyun 		} else {
901*4882a593Smuzhiyun 			debug("SDIO/eMMC node is disabled\n");
902*4882a593Smuzhiyun 		}
903*4882a593Smuzhiyun 	}  else {
904*4882a593Smuzhiyun 		debug("No SDIO/eMMC node in DT\n");
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	debug_exit();
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
comphy_a3700_init(struct chip_serdes_phy_config * chip_cfg,struct comphy_map * serdes_map)910*4882a593Smuzhiyun int comphy_a3700_init(struct chip_serdes_phy_config *chip_cfg,
911*4882a593Smuzhiyun 		      struct comphy_map *serdes_map)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct comphy_map *comphy_map;
914*4882a593Smuzhiyun 	u32 comphy_max_count = chip_cfg->comphy_lanes_count;
915*4882a593Smuzhiyun 	u32 lane, ret = 0;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	debug_enter();
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	for (lane = 0, comphy_map = serdes_map; lane < comphy_max_count;
920*4882a593Smuzhiyun 	     lane++, comphy_map++) {
921*4882a593Smuzhiyun 		debug("Initialize serdes number %d\n", lane);
922*4882a593Smuzhiyun 		debug("Serdes type = 0x%x invert=%d\n",
923*4882a593Smuzhiyun 		      comphy_map->type, comphy_map->invert);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		switch (comphy_map->type) {
926*4882a593Smuzhiyun 		case PHY_TYPE_UNCONNECTED:
927*4882a593Smuzhiyun 			continue;
928*4882a593Smuzhiyun 			break;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		case PHY_TYPE_PEX0:
931*4882a593Smuzhiyun 			ret = comphy_pcie_power_up(comphy_map->speed,
932*4882a593Smuzhiyun 						   comphy_map->invert);
933*4882a593Smuzhiyun 			break;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		case PHY_TYPE_USB3_HOST0:
936*4882a593Smuzhiyun 		case PHY_TYPE_USB3_DEVICE:
937*4882a593Smuzhiyun 			ret = comphy_usb3_power_up(comphy_map->type,
938*4882a593Smuzhiyun 						   comphy_map->speed,
939*4882a593Smuzhiyun 						   comphy_map->invert);
940*4882a593Smuzhiyun 			break;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		case PHY_TYPE_SGMII0:
943*4882a593Smuzhiyun 		case PHY_TYPE_SGMII1:
944*4882a593Smuzhiyun 			ret = comphy_sgmii_power_up(lane, comphy_map->speed,
945*4882a593Smuzhiyun 						    comphy_map->invert);
946*4882a593Smuzhiyun 			break;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 		default:
949*4882a593Smuzhiyun 			debug("Unknown SerDes type, skip initialize SerDes %d\n",
950*4882a593Smuzhiyun 			      lane);
951*4882a593Smuzhiyun 			ret = 1;
952*4882a593Smuzhiyun 			break;
953*4882a593Smuzhiyun 		}
954*4882a593Smuzhiyun 		if (ret == 0)
955*4882a593Smuzhiyun 			printf("PLL is not locked - Failed to initialize lane %d\n",
956*4882a593Smuzhiyun 			       lane);
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	debug_exit();
960*4882a593Smuzhiyun 	return ret;
961*4882a593Smuzhiyun }
962