1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2017 NXP 3*4882a593Smuzhiyun * Copyright 2014-2015 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun * Layerscape PCIe driver 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef _PCIE_LAYERSCAPE_H_ 10*4882a593Smuzhiyun #define _PCIE_LAYERSCAPE_H_ 11*4882a593Smuzhiyun #include <pci.h> 12*4882a593Smuzhiyun #include <dm.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_MEMORY_BUS 15*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEMORY_BUS CONFIG_SYS_SDRAM_BASE 16*4882a593Smuzhiyun #endif 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_MEMORY_PHYS 19*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEMORY_PHYS CONFIG_SYS_SDRAM_BASE 20*4882a593Smuzhiyun #endif 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_MEMORY_SIZE 23*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEMORY_SIZE (2 * 1024 * 1024 * 1024UL) /* 2G */ 24*4882a593Smuzhiyun #endif 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_EP_MEMORY_BASE 27*4882a593Smuzhiyun #define CONFIG_SYS_PCI_EP_MEMORY_BASE CONFIG_SYS_LOAD_ADDR 28*4882a593Smuzhiyun #endif 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define PCIE_PHYS_SIZE 0x200000000 31*4882a593Smuzhiyun #define LS2088A_PCIE_PHYS_SIZE 0x800000000 32*4882a593Smuzhiyun #define LS2088A_PCIE1_PHYS_ADDR 0x2000000000 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* iATU registers */ 35*4882a593Smuzhiyun #define PCIE_ATU_VIEWPORT 0x900 36*4882a593Smuzhiyun #define PCIE_ATU_REGION_INBOUND (0x1 << 31) 37*4882a593Smuzhiyun #define PCIE_ATU_REGION_OUTBOUND (0x0 << 31) 38*4882a593Smuzhiyun #define PCIE_ATU_REGION_INDEX0 (0x0 << 0) 39*4882a593Smuzhiyun #define PCIE_ATU_REGION_INDEX1 (0x1 << 0) 40*4882a593Smuzhiyun #define PCIE_ATU_REGION_INDEX2 (0x2 << 0) 41*4882a593Smuzhiyun #define PCIE_ATU_REGION_INDEX3 (0x3 << 0) 42*4882a593Smuzhiyun #define PCIE_ATU_REGION_NUM 6 43*4882a593Smuzhiyun #define PCIE_ATU_CR1 0x904 44*4882a593Smuzhiyun #define PCIE_ATU_TYPE_MEM (0x0 << 0) 45*4882a593Smuzhiyun #define PCIE_ATU_TYPE_IO (0x2 << 0) 46*4882a593Smuzhiyun #define PCIE_ATU_TYPE_CFG0 (0x4 << 0) 47*4882a593Smuzhiyun #define PCIE_ATU_TYPE_CFG1 (0x5 << 0) 48*4882a593Smuzhiyun #define PCIE_ATU_CR2 0x908 49*4882a593Smuzhiyun #define PCIE_ATU_ENABLE (0x1 << 31) 50*4882a593Smuzhiyun #define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30) 51*4882a593Smuzhiyun #define PCIE_ATU_BAR_NUM(bar) ((bar) << 8) 52*4882a593Smuzhiyun #define PCIE_ATU_LOWER_BASE 0x90C 53*4882a593Smuzhiyun #define PCIE_ATU_UPPER_BASE 0x910 54*4882a593Smuzhiyun #define PCIE_ATU_LIMIT 0x914 55*4882a593Smuzhiyun #define PCIE_ATU_LOWER_TARGET 0x918 56*4882a593Smuzhiyun #define PCIE_ATU_BUS(x) (((x) & 0xff) << 24) 57*4882a593Smuzhiyun #define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19) 58*4882a593Smuzhiyun #define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16) 59*4882a593Smuzhiyun #define PCIE_ATU_UPPER_TARGET 0x91C 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* DBI registers */ 62*4882a593Smuzhiyun #define PCIE_SRIOV 0x178 63*4882a593Smuzhiyun #define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */ 64*4882a593Smuzhiyun #define PCIE_DBI_RO_WR_EN 0x8bc 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define PCIE_LINK_CAP 0x7c 67*4882a593Smuzhiyun #define PCIE_LINK_SPEED_MASK 0xf 68*4882a593Smuzhiyun #define PCIE_LINK_WIDTH_MASK 0x3f0 69*4882a593Smuzhiyun #define PCIE_LINK_STA 0x82 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define LTSSM_STATE_MASK 0x3f 72*4882a593Smuzhiyun #define LTSSM_PCIE_L0 0x11 /* L0 state */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define PCIE_DBI_SIZE 0x100000 /* 1M */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define PCIE_LCTRL0_CFG2_ENABLE (1 << 31) 77*4882a593Smuzhiyun #define PCIE_LCTRL0_VF(vf) ((vf) << 22) 78*4882a593Smuzhiyun #define PCIE_LCTRL0_PF(pf) ((pf) << 16) 79*4882a593Smuzhiyun #define PCIE_LCTRL0_VF_ACTIVE (1 << 21) 80*4882a593Smuzhiyun #define PCIE_LCTRL0_VAL(pf, vf) (PCIE_LCTRL0_PF(pf) | \ 81*4882a593Smuzhiyun PCIE_LCTRL0_VF(vf) | \ 82*4882a593Smuzhiyun ((vf) == 0 ? 0 : PCIE_LCTRL0_VF_ACTIVE) | \ 83*4882a593Smuzhiyun PCIE_LCTRL0_CFG2_ENABLE) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define PCIE_NO_SRIOV_BAR_BASE 0x1000 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define PCIE_PF_NUM 2 88*4882a593Smuzhiyun #define PCIE_VF_NUM 64 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define PCIE_BAR0_SIZE (4 * 1024) /* 4K */ 91*4882a593Smuzhiyun #define PCIE_BAR1_SIZE (8 * 1024) /* 8K for MSIX */ 92*4882a593Smuzhiyun #define PCIE_BAR2_SIZE (4 * 1024) /* 4K */ 93*4882a593Smuzhiyun #define PCIE_BAR4_SIZE (1 * 1024 * 1024) /* 1M */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* LUT registers */ 96*4882a593Smuzhiyun #define PCIE_LUT_UDR(n) (0x800 + (n) * 8) 97*4882a593Smuzhiyun #define PCIE_LUT_LDR(n) (0x804 + (n) * 8) 98*4882a593Smuzhiyun #define PCIE_LUT_ENABLE (1 << 31) 99*4882a593Smuzhiyun #define PCIE_LUT_ENTRY_COUNT 32 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* PF Controll registers */ 102*4882a593Smuzhiyun #define PCIE_PF_CONFIG 0x14 103*4882a593Smuzhiyun #define PCIE_PF_VF_CTRL 0x7F8 104*4882a593Smuzhiyun #define PCIE_PF_DBG 0x7FC 105*4882a593Smuzhiyun #define PCIE_CONFIG_READY (1 << 0) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define PCIE_SRDS_PRTCL(idx) (PCIE1 + (idx)) 108*4882a593Smuzhiyun #define PCIE_SYS_BASE_ADDR 0x3400000 109*4882a593Smuzhiyun #define PCIE_CCSR_SIZE 0x0100000 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* CS2 */ 112*4882a593Smuzhiyun #define PCIE_CS2_OFFSET 0x1000 /* For PCIe without SR-IOV */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define SVR_LS102XA 0 115*4882a593Smuzhiyun #define SVR_VAR_PER_SHIFT 8 116*4882a593Smuzhiyun #define SVR_LS102XA_MASK 0x700 117*4882a593Smuzhiyun #define SVR_LS2088A 0x870900 118*4882a593Smuzhiyun #define SVR_LS2084A 0x870910 119*4882a593Smuzhiyun #define SVR_LS2048A 0x870920 120*4882a593Smuzhiyun #define SVR_LS2044A 0x870930 121*4882a593Smuzhiyun #define SVR_LS2081A 0x870918 122*4882a593Smuzhiyun #define SVR_LS2041A 0x870914 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* LS1021a PCIE space */ 125*4882a593Smuzhiyun #define LS1021_PCIE_SPACE_OFFSET 0x4000000000ULL 126*4882a593Smuzhiyun #define LS1021_PCIE_SPACE_SIZE 0x0800000000ULL 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* LS1021a PEX1/2 Misc Ports Status Register */ 129*4882a593Smuzhiyun #define LS1021_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4) 130*4882a593Smuzhiyun #define LS1021_LTSSM_STATE_SHIFT 20 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun struct ls_pcie { 133*4882a593Smuzhiyun int idx; 134*4882a593Smuzhiyun struct list_head list; 135*4882a593Smuzhiyun struct udevice *bus; 136*4882a593Smuzhiyun struct fdt_resource dbi_res; 137*4882a593Smuzhiyun struct fdt_resource lut_res; 138*4882a593Smuzhiyun struct fdt_resource ctrl_res; 139*4882a593Smuzhiyun struct fdt_resource cfg_res; 140*4882a593Smuzhiyun void __iomem *dbi; 141*4882a593Smuzhiyun void __iomem *lut; 142*4882a593Smuzhiyun void __iomem *ctrl; 143*4882a593Smuzhiyun void __iomem *cfg0; 144*4882a593Smuzhiyun void __iomem *cfg1; 145*4882a593Smuzhiyun bool big_endian; 146*4882a593Smuzhiyun bool enabled; 147*4882a593Smuzhiyun int next_lut_index; 148*4882a593Smuzhiyun struct pci_controller hose; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun extern struct list_head ls_pcie_list; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #endif /* _PCIE_LAYERSCAPE_H_ */ 154