1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * SH7751 PCI Controller (PCIC) for U-Boot.
3*4882a593Smuzhiyun * (C) Dustin McIntire (dustin@sensoria.com)
4*4882a593Smuzhiyun * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <pci.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/pci.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Register addresses and such */
16*4882a593Smuzhiyun #define SH7751_BCR1 (vu_long *)0xFF800000
17*4882a593Smuzhiyun #define SH7751_BCR2 (vu_short *)0xFF800004
18*4882a593Smuzhiyun #define SH7751_WCR1 (vu_long *)0xFF800008
19*4882a593Smuzhiyun #define SH7751_WCR2 (vu_long *)0xFF80000C
20*4882a593Smuzhiyun #define SH7751_WCR3 (vu_long *)0xFF800010
21*4882a593Smuzhiyun #define SH7751_MCR (vu_long *)0xFF800014
22*4882a593Smuzhiyun #define SH7751_BCR3 (vu_short *)0xFF800050
23*4882a593Smuzhiyun #define SH7751_PCICONF0 (vu_long *)0xFE200000
24*4882a593Smuzhiyun #define SH7751_PCICONF1 (vu_long *)0xFE200004
25*4882a593Smuzhiyun #define SH7751_PCICONF2 (vu_long *)0xFE200008
26*4882a593Smuzhiyun #define SH7751_PCICONF3 (vu_long *)0xFE20000C
27*4882a593Smuzhiyun #define SH7751_PCICONF4 (vu_long *)0xFE200010
28*4882a593Smuzhiyun #define SH7751_PCICONF5 (vu_long *)0xFE200014
29*4882a593Smuzhiyun #define SH7751_PCICONF6 (vu_long *)0xFE200018
30*4882a593Smuzhiyun #define SH7751_PCICR (vu_long *)0xFE200100
31*4882a593Smuzhiyun #define SH7751_PCILSR0 (vu_long *)0xFE200104
32*4882a593Smuzhiyun #define SH7751_PCILSR1 (vu_long *)0xFE200108
33*4882a593Smuzhiyun #define SH7751_PCILAR0 (vu_long *)0xFE20010C
34*4882a593Smuzhiyun #define SH7751_PCILAR1 (vu_long *)0xFE200110
35*4882a593Smuzhiyun #define SH7751_PCIMBR (vu_long *)0xFE2001C4
36*4882a593Smuzhiyun #define SH7751_PCIIOBR (vu_long *)0xFE2001C8
37*4882a593Smuzhiyun #define SH7751_PCIPINT (vu_long *)0xFE2001CC
38*4882a593Smuzhiyun #define SH7751_PCIPINTM (vu_long *)0xFE2001D0
39*4882a593Smuzhiyun #define SH7751_PCICLKR (vu_long *)0xFE2001D4
40*4882a593Smuzhiyun #define SH7751_PCIBCR1 (vu_long *)0xFE2001E0
41*4882a593Smuzhiyun #define SH7751_PCIBCR2 (vu_long *)0xFE2001E4
42*4882a593Smuzhiyun #define SH7751_PCIWCR1 (vu_long *)0xFE2001E8
43*4882a593Smuzhiyun #define SH7751_PCIWCR2 (vu_long *)0xFE2001EC
44*4882a593Smuzhiyun #define SH7751_PCIWCR3 (vu_long *)0xFE2001F0
45*4882a593Smuzhiyun #define SH7751_PCIMCR (vu_long *)0xFE2001F4
46*4882a593Smuzhiyun #define SH7751_PCIBCR3 (vu_long *)0xFE2001F8
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define BCR1_BREQEN 0x00080000
49*4882a593Smuzhiyun #define PCI_SH7751_ID 0x35051054
50*4882a593Smuzhiyun #define PCI_SH7751R_ID 0x350E1054
51*4882a593Smuzhiyun #define SH7751_PCICONF1_WCC 0x00000080
52*4882a593Smuzhiyun #define SH7751_PCICONF1_PER 0x00000040
53*4882a593Smuzhiyun #define SH7751_PCICONF1_BUM 0x00000004
54*4882a593Smuzhiyun #define SH7751_PCICONF1_MES 0x00000002
55*4882a593Smuzhiyun #define SH7751_PCICONF1_CMDS 0x000000C6
56*4882a593Smuzhiyun #define SH7751_PCI_HOST_BRIDGE 0x6
57*4882a593Smuzhiyun #define SH7751_PCICR_PREFIX 0xa5000000
58*4882a593Smuzhiyun #define SH7751_PCICR_PRST 0x00000002
59*4882a593Smuzhiyun #define SH7751_PCICR_CFIN 0x00000001
60*4882a593Smuzhiyun #define SH7751_PCIPINT_D3 0x00000002
61*4882a593Smuzhiyun #define SH7751_PCIPINT_D0 0x00000001
62*4882a593Smuzhiyun #define SH7751_PCICLKR_PREFIX 0xa5000000
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define SH7751_PCI_MEM_BASE 0xFD000000
65*4882a593Smuzhiyun #define SH7751_PCI_MEM_SIZE 0x01000000
66*4882a593Smuzhiyun #define SH7751_PCI_IO_BASE 0xFE240000
67*4882a593Smuzhiyun #define SH7751_PCI_IO_SIZE 0x00040000
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SH7751_PCIPAR (vu_long *)0xFE2001C0
70*4882a593Smuzhiyun #define SH7751_PCIPDR (vu_long *)0xFE200220
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define p4_in(addr) (*addr)
73*4882a593Smuzhiyun #define p4_out(data, addr) (*addr) = (data)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Double word */
pci_sh4_read_config_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 * value)76*4882a593Smuzhiyun int pci_sh4_read_config_dword(struct pci_controller *hose,
77*4882a593Smuzhiyun pci_dev_t dev, int offset, u32 *value)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun u32 par_data = 0x80000000 | dev;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
82*4882a593Smuzhiyun *value = p4_in(SH7751_PCIPDR);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
pci_sh4_write_config_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 value)87*4882a593Smuzhiyun int pci_sh4_write_config_dword(struct pci_controller *hose,
88*4882a593Smuzhiyun pci_dev_t dev, int offset, u32 value)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u32 par_data = 0x80000000 | dev;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
93*4882a593Smuzhiyun p4_out(value, SH7751_PCIPDR);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
pci_sh7751_init(struct pci_controller * hose)98*4882a593Smuzhiyun int pci_sh7751_init(struct pci_controller *hose)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun /* Double-check that we're a 7751 or 7751R chip */
101*4882a593Smuzhiyun if (p4_in(SH7751_PCICONF0) != PCI_SH7751_ID
102*4882a593Smuzhiyun && p4_in(SH7751_PCICONF0) != PCI_SH7751R_ID) {
103*4882a593Smuzhiyun printf("PCI: Unknown PCI host bridge.\n");
104*4882a593Smuzhiyun return 1;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun printf("PCI: SH7751 PCI host bridge found.\n");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Double-check some BSC config settings */
109*4882a593Smuzhiyun /* (Area 3 non-MPX 32-bit, PCI bus pins) */
110*4882a593Smuzhiyun if ((p4_in(SH7751_BCR1) & 0x20008) == 0x20000) {
111*4882a593Smuzhiyun printf("SH7751_BCR1 value is wrong(0x%08X)\n",
112*4882a593Smuzhiyun (unsigned int)p4_in(SH7751_BCR1));
113*4882a593Smuzhiyun return 2;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun if ((p4_in(SH7751_BCR2) & 0xC0) != 0xC0) {
116*4882a593Smuzhiyun printf("SH7751_BCR2 value is wrong(0x%08X)\n",
117*4882a593Smuzhiyun (unsigned int)p4_in(SH7751_BCR2));
118*4882a593Smuzhiyun return 3;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun if (p4_in(SH7751_BCR2) & 0x01) {
121*4882a593Smuzhiyun printf("SH7751_BCR2 value is wrong(0x%08X)\n",
122*4882a593Smuzhiyun (unsigned int)p4_in(SH7751_BCR2));
123*4882a593Smuzhiyun return 4;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Force BREQEN in BCR1 to allow PCIC access */
127*4882a593Smuzhiyun p4_out((p4_in(SH7751_BCR1) | BCR1_BREQEN), SH7751_BCR1);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Toggle PCI reset pin */
130*4882a593Smuzhiyun p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_PRST), SH7751_PCICR);
131*4882a593Smuzhiyun udelay(32);
132*4882a593Smuzhiyun p4_out(SH7751_PCICR_PREFIX, SH7751_PCICR);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Set cmd bits: WCC, PER, BUM, MES */
135*4882a593Smuzhiyun /* (Addr/Data stepping, Parity enabled, Bus Master, Memory enabled) */
136*4882a593Smuzhiyun p4_out(0xfb900047, SH7751_PCICONF1); /* K.Kino */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Define this host as the host bridge */
139*4882a593Smuzhiyun p4_out((SH7751_PCI_HOST_BRIDGE << 24), SH7751_PCICONF2);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Force PCI clock(s) on */
142*4882a593Smuzhiyun p4_out(0, SH7751_PCICLKR);
143*4882a593Smuzhiyun p4_out(0x03, SH7751_PCICLKR);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Clear powerdown IRQs, also mask them (unused) */
146*4882a593Smuzhiyun p4_out((SH7751_PCIPINT_D0 | SH7751_PCIPINT_D3), SH7751_PCIPINT);
147*4882a593Smuzhiyun p4_out(0, SH7751_PCIPINTM);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun p4_out(0xab000001, SH7751_PCICONF4);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set up target memory mappings (for external DMA access) */
152*4882a593Smuzhiyun /* Map both P0 and P2 range to Area 3 RAM for ease of use */
153*4882a593Smuzhiyun p4_out(CONFIG_SYS_SDRAM_SIZE - 0x100000, SH7751_PCILSR0);
154*4882a593Smuzhiyun p4_out(CONFIG_SYS_SDRAM_BASE & 0x1FF00000, SH7751_PCILAR0);
155*4882a593Smuzhiyun p4_out(CONFIG_SYS_SDRAM_BASE & 0xFFF00000, SH7751_PCICONF5);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun p4_out(0, SH7751_PCILSR1);
158*4882a593Smuzhiyun p4_out(0, SH7751_PCILAR1);
159*4882a593Smuzhiyun p4_out(0xd0000000, SH7751_PCICONF6);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Map memory window to same address on PCI bus */
162*4882a593Smuzhiyun p4_out(SH7751_PCI_MEM_BASE, SH7751_PCIMBR);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Map IO window to same address on PCI bus */
165*4882a593Smuzhiyun p4_out(SH7751_PCI_IO_BASE, SH7751_PCIIOBR);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* set BREQEN */
168*4882a593Smuzhiyun p4_out(inl(SH7751_BCR1) | 0x00080000, SH7751_BCR1);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Copy BSC registers into PCI BSC */
171*4882a593Smuzhiyun p4_out(inl(SH7751_BCR1), SH7751_PCIBCR1);
172*4882a593Smuzhiyun p4_out(inw(SH7751_BCR2), SH7751_PCIBCR2);
173*4882a593Smuzhiyun p4_out(inw(SH7751_BCR3), SH7751_PCIBCR3);
174*4882a593Smuzhiyun p4_out(inl(SH7751_WCR1), SH7751_PCIWCR1);
175*4882a593Smuzhiyun p4_out(inl(SH7751_WCR2), SH7751_PCIWCR2);
176*4882a593Smuzhiyun p4_out(inl(SH7751_WCR3), SH7751_PCIWCR3);
177*4882a593Smuzhiyun p4_out(inl(SH7751_MCR), SH7751_PCIMCR);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Finally, set central function init complete */
180*4882a593Smuzhiyun p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_CFIN), SH7751_PCICR);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun pci_sh4_init(hose);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186