xref: /OK3568_Linux_fs/u-boot/drivers/pci/pci_gt64120.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on the Linux implementation.
5*4882a593Smuzhiyun  *   Copyright (C) 1999, 2000, 2004  MIPS Technologies, Inc.
6*4882a593Smuzhiyun  *   Authors: Carsten Langgaard <carstenl@mips.com>
7*4882a593Smuzhiyun  *            Maciej W. Rozycki <macro@mips.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <gt64120.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun #include <pci_gt64120.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PCI_ACCESS_READ  0
20*4882a593Smuzhiyun #define PCI_ACCESS_WRITE 1
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct gt64120_regs {
23*4882a593Smuzhiyun 	u8	unused_000[0xc18];
24*4882a593Smuzhiyun 	u32	intrcause;
25*4882a593Smuzhiyun 	u8	unused_c1c[0x0dc];
26*4882a593Smuzhiyun 	u32	pci0_cfgaddr;
27*4882a593Smuzhiyun 	u32	pci0_cfgdata;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct gt64120_pci_controller {
31*4882a593Smuzhiyun 	struct pci_controller hose;
32*4882a593Smuzhiyun 	struct gt64120_regs *regs;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static inline struct gt64120_pci_controller *
hose_to_gt64120(struct pci_controller * hose)36*4882a593Smuzhiyun hose_to_gt64120(struct pci_controller *hose)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	return container_of(hose, struct gt64120_pci_controller, hose);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define GT_INTRCAUSE_ABORT_BITS	\
42*4882a593Smuzhiyun 		(GT_INTRCAUSE_MASABORT0_BIT | GT_INTRCAUSE_TARABORT0_BIT)
43*4882a593Smuzhiyun 
gt_config_access(struct gt64120_pci_controller * gt,unsigned char access_type,pci_dev_t bdf,int where,u32 * data)44*4882a593Smuzhiyun static int gt_config_access(struct gt64120_pci_controller *gt,
45*4882a593Smuzhiyun 			    unsigned char access_type, pci_dev_t bdf,
46*4882a593Smuzhiyun 			    int where, u32 *data)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	unsigned int bus = PCI_BUS(bdf);
49*4882a593Smuzhiyun 	unsigned int dev = PCI_DEV(bdf);
50*4882a593Smuzhiyun 	unsigned int devfn = PCI_DEV(bdf) << 3 | PCI_FUNC(bdf);
51*4882a593Smuzhiyun 	u32 intr;
52*4882a593Smuzhiyun 	u32 addr;
53*4882a593Smuzhiyun 	u32 val;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (bus == 0 && dev >= 31) {
56*4882a593Smuzhiyun 		/* Because of a bug in the galileo (for slot 31). */
57*4882a593Smuzhiyun 		return -1;
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (access_type == PCI_ACCESS_WRITE)
61*4882a593Smuzhiyun 		debug("PCI WR %02x:%02x.%x reg:%02d data:%08x\n",
62*4882a593Smuzhiyun 		      PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf), where, *data);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* Clear cause register bits */
65*4882a593Smuzhiyun 	writel(~GT_INTRCAUSE_ABORT_BITS, &gt->regs->intrcause);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	addr = GT_PCI0_CFGADDR_CONFIGEN_BIT;
68*4882a593Smuzhiyun 	addr |=	bus << GT_PCI0_CFGADDR_BUSNUM_SHF;
69*4882a593Smuzhiyun 	addr |=	devfn << GT_PCI0_CFGADDR_FUNCTNUM_SHF;
70*4882a593Smuzhiyun 	addr |= (where / 4) << GT_PCI0_CFGADDR_REGNUM_SHF;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* Setup address */
73*4882a593Smuzhiyun 	writel(addr, &gt->regs->pci0_cfgaddr);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (access_type == PCI_ACCESS_WRITE) {
76*4882a593Smuzhiyun 		if (bus == 0 && dev == 0) {
77*4882a593Smuzhiyun 			/*
78*4882a593Smuzhiyun 			 * The Galileo system controller is acting
79*4882a593Smuzhiyun 			 * differently than other devices.
80*4882a593Smuzhiyun 			 */
81*4882a593Smuzhiyun 			val = *data;
82*4882a593Smuzhiyun 		} else {
83*4882a593Smuzhiyun 			val = cpu_to_le32(*data);
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		writel(val, &gt->regs->pci0_cfgdata);
87*4882a593Smuzhiyun 	} else {
88*4882a593Smuzhiyun 		val = readl(&gt->regs->pci0_cfgdata);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		if (bus == 0 && dev == 0) {
91*4882a593Smuzhiyun 			/*
92*4882a593Smuzhiyun 			 * The Galileo system controller is acting
93*4882a593Smuzhiyun 			 * differently than other devices.
94*4882a593Smuzhiyun 			 */
95*4882a593Smuzhiyun 			*data = val;
96*4882a593Smuzhiyun 		} else {
97*4882a593Smuzhiyun 			*data = le32_to_cpu(val);
98*4882a593Smuzhiyun 		}
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Check for master or target abort */
102*4882a593Smuzhiyun 	intr = readl(&gt->regs->intrcause);
103*4882a593Smuzhiyun 	if (intr & GT_INTRCAUSE_ABORT_BITS) {
104*4882a593Smuzhiyun 		/* Error occurred, clear abort bits */
105*4882a593Smuzhiyun 		writel(~GT_INTRCAUSE_ABORT_BITS, &gt->regs->intrcause);
106*4882a593Smuzhiyun 		return -1;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (access_type == PCI_ACCESS_READ)
110*4882a593Smuzhiyun 		debug("PCI RD %02x:%02x.%x reg:%02d data:%08x\n",
111*4882a593Smuzhiyun 		      PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf), where, *data);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
gt_read_config_dword(struct pci_controller * hose,pci_dev_t dev,int where,u32 * value)116*4882a593Smuzhiyun static int gt_read_config_dword(struct pci_controller *hose, pci_dev_t dev,
117*4882a593Smuzhiyun 				int where, u32 *value)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct gt64120_pci_controller *gt = hose_to_gt64120(hose);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	*value = 0xffffffff;
122*4882a593Smuzhiyun 	return gt_config_access(gt, PCI_ACCESS_READ, dev, where, value);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
gt_write_config_dword(struct pci_controller * hose,pci_dev_t dev,int where,u32 value)125*4882a593Smuzhiyun static int gt_write_config_dword(struct pci_controller *hose, pci_dev_t dev,
126*4882a593Smuzhiyun 				 int where, u32 value)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct gt64120_pci_controller *gt = hose_to_gt64120(hose);
129*4882a593Smuzhiyun 	u32 data = value;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return gt_config_access(gt, PCI_ACCESS_WRITE, dev, where, &data);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
gt64120_pci_init(void * regs,unsigned long sys_bus,unsigned long sys_phys,unsigned long sys_size,unsigned long mem_bus,unsigned long mem_phys,unsigned long mem_size,unsigned long io_bus,unsigned long io_phys,unsigned long io_size)134*4882a593Smuzhiyun void gt64120_pci_init(void *regs, unsigned long sys_bus, unsigned long sys_phys,
135*4882a593Smuzhiyun 		     unsigned long sys_size, unsigned long mem_bus,
136*4882a593Smuzhiyun 		     unsigned long mem_phys, unsigned long mem_size,
137*4882a593Smuzhiyun 		     unsigned long io_bus, unsigned long io_phys,
138*4882a593Smuzhiyun 		     unsigned long io_size)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	static struct gt64120_pci_controller global_gt;
141*4882a593Smuzhiyun 	struct gt64120_pci_controller *gt;
142*4882a593Smuzhiyun 	struct pci_controller *hose;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	gt = &global_gt;
145*4882a593Smuzhiyun 	gt->regs = regs;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	hose = &gt->hose;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	hose->first_busno = 0;
150*4882a593Smuzhiyun 	hose->last_busno = 0;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* System memory space */
153*4882a593Smuzhiyun 	pci_set_region(&hose->regions[0], sys_bus, sys_phys, sys_size,
154*4882a593Smuzhiyun 		       PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* PCI memory space */
157*4882a593Smuzhiyun 	pci_set_region(&hose->regions[1], mem_bus, mem_phys, mem_size,
158*4882a593Smuzhiyun 		       PCI_REGION_MEM);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* PCI I/O space */
161*4882a593Smuzhiyun 	pci_set_region(&hose->regions[2], io_bus, io_phys, io_size,
162*4882a593Smuzhiyun 		       PCI_REGION_IO);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	hose->region_count = 3;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	pci_set_ops(hose,
167*4882a593Smuzhiyun 		    pci_hose_read_config_byte_via_dword,
168*4882a593Smuzhiyun 		    pci_hose_read_config_word_via_dword,
169*4882a593Smuzhiyun 		    gt_read_config_dword,
170*4882a593Smuzhiyun 		    pci_hose_write_config_byte_via_dword,
171*4882a593Smuzhiyun 		    pci_hose_write_config_word_via_dword,
172*4882a593Smuzhiyun 		    gt_write_config_dword);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	pci_register_hose(hose);
175*4882a593Smuzhiyun 	hose->last_busno = pci_hose_scan(hose);
176*4882a593Smuzhiyun }
177