1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * PCI autoconfiguration library (legacy version, do not change)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Matt Porter <mporter@mvista.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2000 MontaVista Software Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <pci.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * Do not change this file. Instead, convert your board to use CONFIG_DM_PCI
17*4882a593Smuzhiyun * and change pci_auto.c.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */
21*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE
22*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
pciauto_setup_device(struct pci_controller * hose,pci_dev_t dev,int bars_num,struct pci_region * mem,struct pci_region * prefetch,struct pci_region * io)29*4882a593Smuzhiyun void pciauto_setup_device(struct pci_controller *hose,
30*4882a593Smuzhiyun pci_dev_t dev, int bars_num,
31*4882a593Smuzhiyun struct pci_region *mem,
32*4882a593Smuzhiyun struct pci_region *prefetch,
33*4882a593Smuzhiyun struct pci_region *io)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun u32 bar_response;
36*4882a593Smuzhiyun pci_size_t bar_size;
37*4882a593Smuzhiyun u16 cmdstat = 0;
38*4882a593Smuzhiyun int bar, bar_nr = 0;
39*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
40*4882a593Smuzhiyun u8 header_type;
41*4882a593Smuzhiyun int rom_addr;
42*4882a593Smuzhiyun pci_addr_t bar_value;
43*4882a593Smuzhiyun struct pci_region *bar_res;
44*4882a593Smuzhiyun int found_mem64 = 0;
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun u16 class;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
49*4882a593Smuzhiyun cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (bar = PCI_BASE_ADDRESS_0;
52*4882a593Smuzhiyun bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) {
53*4882a593Smuzhiyun /* Tickle the BAR and get the response */
54*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
55*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun pci_hose_read_config_dword(hose, dev, bar, &bar_response);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* If BAR is not implemented go to the next BAR */
60*4882a593Smuzhiyun if (!bar_response)
61*4882a593Smuzhiyun continue;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
64*4882a593Smuzhiyun found_mem64 = 0;
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Check the BAR type and set our address mask */
68*4882a593Smuzhiyun if (bar_response & PCI_BASE_ADDRESS_SPACE) {
69*4882a593Smuzhiyun bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK))
70*4882a593Smuzhiyun & 0xffff) + 1;
71*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
72*4882a593Smuzhiyun bar_res = io;
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun debug("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ",
76*4882a593Smuzhiyun bar_nr, (unsigned long long)bar_size);
77*4882a593Smuzhiyun } else {
78*4882a593Smuzhiyun if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
79*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_TYPE_64) {
80*4882a593Smuzhiyun u32 bar_response_upper;
81*4882a593Smuzhiyun u64 bar64;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
84*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, bar + 4,
85*4882a593Smuzhiyun 0xffffffff);
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun pci_hose_read_config_dword(hose, dev, bar + 4,
88*4882a593Smuzhiyun &bar_response_upper);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun bar64 = ((u64)bar_response_upper << 32) | bar_response;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
93*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
94*4882a593Smuzhiyun found_mem64 = 1;
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun } else {
97*4882a593Smuzhiyun bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
100*4882a593Smuzhiyun if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
101*4882a593Smuzhiyun bar_res = prefetch;
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun bar_res = mem;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun debug("PCI Autoconfig: BAR %d, %s, size=0x%llx, ",
106*4882a593Smuzhiyun bar_nr, bar_res == prefetch ? "Prf" : "Mem",
107*4882a593Smuzhiyun (unsigned long long)bar_size);
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
112*4882a593Smuzhiyun if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) {
113*4882a593Smuzhiyun /* Write it out and update our limit */
114*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, bar, (u32)bar_value);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (found_mem64) {
117*4882a593Smuzhiyun bar += 4;
118*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
119*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32));
120*4882a593Smuzhiyun #else
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * If we are a 64-bit decoder then increment to the
123*4882a593Smuzhiyun * upper 32 bits of the bar and force it to locate
124*4882a593Smuzhiyun * in the lower 4GB of memory.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
133*4882a593Smuzhiyun PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun debug("\n");
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun bar_nr++;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #ifndef CONFIG_PCI_ENUM_ONLY
141*4882a593Smuzhiyun /* Configure the expansion ROM address */
142*4882a593Smuzhiyun pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
143*4882a593Smuzhiyun header_type &= 0x7f;
144*4882a593Smuzhiyun if (header_type != PCI_HEADER_TYPE_CARDBUS) {
145*4882a593Smuzhiyun rom_addr = (header_type == PCI_HEADER_TYPE_NORMAL) ?
146*4882a593Smuzhiyun PCI_ROM_ADDRESS : PCI_ROM_ADDRESS1;
147*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, rom_addr, 0xfffffffe);
148*4882a593Smuzhiyun pci_hose_read_config_dword(hose, dev, rom_addr, &bar_response);
149*4882a593Smuzhiyun if (bar_response) {
150*4882a593Smuzhiyun bar_size = -(bar_response & ~1);
151*4882a593Smuzhiyun debug("PCI Autoconfig: ROM, size=%#x, ",
152*4882a593Smuzhiyun (unsigned int)bar_size);
153*4882a593Smuzhiyun if (pciauto_region_allocate(mem, bar_size,
154*4882a593Smuzhiyun &bar_value) == 0) {
155*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev, rom_addr,
156*4882a593Smuzhiyun bar_value);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
159*4882a593Smuzhiyun debug("\n");
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* PCI_COMMAND_IO must be set for VGA device */
165*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
166*4882a593Smuzhiyun if (class == PCI_CLASS_DISPLAY_VGA)
167*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_IO;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_COMMAND, cmdstat);
170*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE,
171*4882a593Smuzhiyun CONFIG_SYS_PCI_CACHE_LINE_SIZE);
172*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
pciauto_prescan_setup_bridge(struct pci_controller * hose,pci_dev_t dev,int sub_bus)175*4882a593Smuzhiyun void pciauto_prescan_setup_bridge(struct pci_controller *hose,
176*4882a593Smuzhiyun pci_dev_t dev, int sub_bus)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct pci_region *pci_mem;
179*4882a593Smuzhiyun struct pci_region *pci_prefetch;
180*4882a593Smuzhiyun struct pci_region *pci_io;
181*4882a593Smuzhiyun u16 cmdstat, prefechable_64;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun pci_mem = hose->pci_mem;
184*4882a593Smuzhiyun pci_prefetch = hose->pci_prefetch;
185*4882a593Smuzhiyun pci_io = hose->pci_io;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
188*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
189*4882a593Smuzhiyun &prefechable_64);
190*4882a593Smuzhiyun prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Configure bus number registers */
193*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS,
194*4882a593Smuzhiyun PCI_BUS(dev) - hose->first_busno);
195*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS,
196*4882a593Smuzhiyun sub_bus - hose->first_busno);
197*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (pci_mem) {
200*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
201*4882a593Smuzhiyun pciauto_region_align(pci_mem, 0x100000);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Set up memory and I/O filter limits, assume 32-bit I/O space */
204*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
205*4882a593Smuzhiyun (pci_mem->bus_lower & 0xfff00000) >> 16);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (pci_prefetch) {
211*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
212*4882a593Smuzhiyun pciauto_region_align(pci_prefetch, 0x100000);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Set up memory and I/O filter limits, assume 32-bit I/O space */
215*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
216*4882a593Smuzhiyun (pci_prefetch->bus_lower & 0xfff00000) >> 16);
217*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
218*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
219*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev,
220*4882a593Smuzhiyun PCI_PREF_BASE_UPPER32,
221*4882a593Smuzhiyun pci_prefetch->bus_lower >> 32);
222*4882a593Smuzhiyun #else
223*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev,
224*4882a593Smuzhiyun PCI_PREF_BASE_UPPER32,
225*4882a593Smuzhiyun 0x0);
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun /* We don't support prefetchable memory for now, so disable */
231*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
232*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x0);
233*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) {
234*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_BASE_UPPER32, 0x0);
235*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_LIMIT_UPPER32, 0x0);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (pci_io) {
240*4882a593Smuzhiyun /* Round I/O allocator to 4KB boundary */
241*4882a593Smuzhiyun pciauto_region_align(pci_io, 0x1000);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
244*4882a593Smuzhiyun (pci_io->bus_lower & 0x0000f000) >> 8);
245*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
246*4882a593Smuzhiyun (pci_io->bus_lower & 0xffff0000) >> 16);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_IO;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Enable memory and I/O accesses, enable bus master */
252*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_COMMAND,
253*4882a593Smuzhiyun cmdstat | PCI_COMMAND_MASTER);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
pciauto_postscan_setup_bridge(struct pci_controller * hose,pci_dev_t dev,int sub_bus)256*4882a593Smuzhiyun void pciauto_postscan_setup_bridge(struct pci_controller *hose,
257*4882a593Smuzhiyun pci_dev_t dev, int sub_bus)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct pci_region *pci_mem;
260*4882a593Smuzhiyun struct pci_region *pci_prefetch;
261*4882a593Smuzhiyun struct pci_region *pci_io;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun pci_mem = hose->pci_mem;
264*4882a593Smuzhiyun pci_prefetch = hose->pci_prefetch;
265*4882a593Smuzhiyun pci_io = hose->pci_io;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Configure bus number registers */
268*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS,
269*4882a593Smuzhiyun sub_bus - hose->first_busno);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (pci_mem) {
272*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
273*4882a593Smuzhiyun pciauto_region_align(pci_mem, 0x100000);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
276*4882a593Smuzhiyun (pci_mem->bus_lower - 1) >> 16);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (pci_prefetch) {
280*4882a593Smuzhiyun u16 prefechable_64;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev,
283*4882a593Smuzhiyun PCI_PREF_MEMORY_LIMIT,
284*4882a593Smuzhiyun &prefechable_64);
285*4882a593Smuzhiyun prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
288*4882a593Smuzhiyun pciauto_region_align(pci_prefetch, 0x100000);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT,
291*4882a593Smuzhiyun (pci_prefetch->bus_lower - 1) >> 16);
292*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
293*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
294*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev,
295*4882a593Smuzhiyun PCI_PREF_LIMIT_UPPER32,
296*4882a593Smuzhiyun (pci_prefetch->bus_lower - 1) >> 32);
297*4882a593Smuzhiyun #else
298*4882a593Smuzhiyun pci_hose_write_config_dword(hose, dev,
299*4882a593Smuzhiyun PCI_PREF_LIMIT_UPPER32,
300*4882a593Smuzhiyun 0x0);
301*4882a593Smuzhiyun #endif
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (pci_io) {
305*4882a593Smuzhiyun /* Round I/O allocator to 4KB boundary */
306*4882a593Smuzhiyun pciauto_region_align(pci_io, 0x1000);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
309*4882a593Smuzhiyun ((pci_io->bus_lower - 1) & 0x0000f000) >> 8);
310*4882a593Smuzhiyun pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
311*4882a593Smuzhiyun ((pci_io->bus_lower - 1) & 0xffff0000) >> 16);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * HJF: Changed this to return int. I think this is required
318*4882a593Smuzhiyun * to get the correct result when scanning bridges
319*4882a593Smuzhiyun */
pciauto_config_device(struct pci_controller * hose,pci_dev_t dev)320*4882a593Smuzhiyun int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct pci_region *pci_mem;
323*4882a593Smuzhiyun struct pci_region *pci_prefetch;
324*4882a593Smuzhiyun struct pci_region *pci_io;
325*4882a593Smuzhiyun unsigned int sub_bus = PCI_BUS(dev);
326*4882a593Smuzhiyun unsigned short class;
327*4882a593Smuzhiyun int n;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun pci_mem = hose->pci_mem;
330*4882a593Smuzhiyun pci_prefetch = hose->pci_prefetch;
331*4882a593Smuzhiyun pci_io = hose->pci_io;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun switch (class) {
336*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_PCI:
337*4882a593Smuzhiyun debug("PCI Autoconfig: Found P2P bridge, device %d\n",
338*4882a593Smuzhiyun PCI_DEV(dev));
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun pciauto_setup_device(hose, dev, 2, pci_mem,
341*4882a593Smuzhiyun pci_prefetch, pci_io);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Passing in current_busno allows for sibling P2P bridges */
344*4882a593Smuzhiyun hose->current_busno++;
345*4882a593Smuzhiyun pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * need to figure out if this is a subordinate bridge on the bus
348*4882a593Smuzhiyun * to be able to properly set the pri/sec/sub bridge registers.
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun n = pci_hose_scan_bus(hose, hose->current_busno);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* figure out the deepest we've gone for this leg */
353*4882a593Smuzhiyun sub_bus = max((unsigned int)n, sub_bus);
354*4882a593Smuzhiyun pciauto_postscan_setup_bridge(hose, dev, sub_bus);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun sub_bus = hose->current_busno;
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_CARDBUS:
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * just do a minimal setup of the bridge,
362*4882a593Smuzhiyun * let the OS take care of the rest
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun pciauto_setup_device(hose, dev, 0, pci_mem,
365*4882a593Smuzhiyun pci_prefetch, pci_io);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun debug("PCI Autoconfig: Found P2CardBus bridge, device %d\n",
368*4882a593Smuzhiyun PCI_DEV(dev));
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun hose->current_busno++;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE)
374*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_OTHER:
375*4882a593Smuzhiyun debug("PCI Autoconfig: Skipping bridge device %d\n",
376*4882a593Smuzhiyun PCI_DEV(dev));
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) && !defined(CONFIG_VME8349)
380*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_OTHER:
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * The host/PCI bridge 1 seems broken in 8349 - it presents
383*4882a593Smuzhiyun * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
384*4882a593Smuzhiyun * device claiming resources io/mem/irq.. we only allow for
385*4882a593Smuzhiyun * the PIMMR window to be allocated (BAR0 - 1MB size)
386*4882a593Smuzhiyun */
387*4882a593Smuzhiyun debug("PCI Autoconfig: Broken bridge found, only minimal config\n");
388*4882a593Smuzhiyun pciauto_setup_device(hose, dev, 0, hose->pci_mem,
389*4882a593Smuzhiyun hose->pci_prefetch, hose->pci_io);
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun #endif
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
394*4882a593Smuzhiyun debug("PCI AutoConfig: Found PowerPC device\n");
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun default:
397*4882a593Smuzhiyun pciauto_setup_device(hose, dev, 6, pci_mem,
398*4882a593Smuzhiyun pci_prefetch, pci_io);
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return sub_bus;
403*4882a593Smuzhiyun }
404