1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * PCI autoconfiguration library
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Matt Porter <mporter@mvista.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2000 MontaVista Software Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */
17*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE
18*4882a593Smuzhiyun #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun
dm_pciauto_setup_device(struct udevice * dev,int bars_num,struct pci_region * mem,struct pci_region * prefetch,struct pci_region * io,bool enum_only)21*4882a593Smuzhiyun void dm_pciauto_setup_device(struct udevice *dev, int bars_num,
22*4882a593Smuzhiyun struct pci_region *mem,
23*4882a593Smuzhiyun struct pci_region *prefetch, struct pci_region *io,
24*4882a593Smuzhiyun bool enum_only)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun u32 bar_response;
27*4882a593Smuzhiyun pci_size_t bar_size;
28*4882a593Smuzhiyun u16 cmdstat = 0;
29*4882a593Smuzhiyun int bar, bar_nr = 0;
30*4882a593Smuzhiyun u8 header_type;
31*4882a593Smuzhiyun int rom_addr;
32*4882a593Smuzhiyun pci_addr_t bar_value;
33*4882a593Smuzhiyun struct pci_region *bar_res = NULL;
34*4882a593Smuzhiyun int found_mem64 = 0;
35*4882a593Smuzhiyun u16 class;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_COMMAND, &cmdstat);
38*4882a593Smuzhiyun cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) |
39*4882a593Smuzhiyun PCI_COMMAND_MASTER;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun for (bar = PCI_BASE_ADDRESS_0;
42*4882a593Smuzhiyun bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) {
43*4882a593Smuzhiyun /* Tickle the BAR and get the response */
44*4882a593Smuzhiyun if (!enum_only)
45*4882a593Smuzhiyun dm_pci_write_config32(dev, bar, 0xffffffff);
46*4882a593Smuzhiyun dm_pci_read_config32(dev, bar, &bar_response);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* If BAR is not implemented go to the next BAR */
49*4882a593Smuzhiyun if (!bar_response)
50*4882a593Smuzhiyun continue;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun found_mem64 = 0;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Check the BAR type and set our address mask */
55*4882a593Smuzhiyun if (bar_response & PCI_BASE_ADDRESS_SPACE) {
56*4882a593Smuzhiyun bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK))
57*4882a593Smuzhiyun & 0xffff) + 1;
58*4882a593Smuzhiyun if (!enum_only)
59*4882a593Smuzhiyun bar_res = io;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun debug("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ",
62*4882a593Smuzhiyun bar_nr, (unsigned long long)bar_size);
63*4882a593Smuzhiyun } else {
64*4882a593Smuzhiyun if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
65*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_TYPE_64) {
66*4882a593Smuzhiyun u32 bar_response_upper;
67*4882a593Smuzhiyun u64 bar64;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (!enum_only) {
70*4882a593Smuzhiyun dm_pci_write_config32(dev, bar + 4,
71*4882a593Smuzhiyun 0xffffffff);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun dm_pci_read_config32(dev, bar + 4,
74*4882a593Smuzhiyun &bar_response_upper);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun bar64 = ((u64)bar_response_upper << 32) |
77*4882a593Smuzhiyun bar_response;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK)
80*4882a593Smuzhiyun + 1;
81*4882a593Smuzhiyun if (!enum_only)
82*4882a593Smuzhiyun found_mem64 = 1;
83*4882a593Smuzhiyun } else {
84*4882a593Smuzhiyun bar_size = (u32)(~(bar_response &
85*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_MASK) + 1);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun if (!enum_only) {
88*4882a593Smuzhiyun if (prefetch && (bar_response &
89*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_PREFETCH)) {
90*4882a593Smuzhiyun bar_res = prefetch;
91*4882a593Smuzhiyun } else {
92*4882a593Smuzhiyun bar_res = mem;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun debug("PCI Autoconfig: BAR %d, %s, size=0x%llx, ",
97*4882a593Smuzhiyun bar_nr, bar_res == prefetch ? "Prf" : "Mem",
98*4882a593Smuzhiyun (unsigned long long)bar_size);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (!enum_only && pciauto_region_allocate(bar_res, bar_size,
102*4882a593Smuzhiyun &bar_value) == 0) {
103*4882a593Smuzhiyun /* Write it out and update our limit */
104*4882a593Smuzhiyun dm_pci_write_config32(dev, bar, (u32)bar_value);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (found_mem64) {
107*4882a593Smuzhiyun bar += 4;
108*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
109*4882a593Smuzhiyun dm_pci_write_config32(dev, bar,
110*4882a593Smuzhiyun (u32)(bar_value >> 32));
111*4882a593Smuzhiyun #else
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * If we are a 64-bit decoder then increment to
114*4882a593Smuzhiyun * the upper 32 bits of the bar and force it to
115*4882a593Smuzhiyun * locate in the lower 4GB of memory.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun dm_pci_write_config32(dev, bar, 0x00000000);
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
123*4882a593Smuzhiyun PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun debug("\n");
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun bar_nr++;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (!enum_only) {
131*4882a593Smuzhiyun /* Configure the expansion ROM address */
132*4882a593Smuzhiyun dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
133*4882a593Smuzhiyun header_type &= 0x7f;
134*4882a593Smuzhiyun if (header_type != PCI_HEADER_TYPE_CARDBUS) {
135*4882a593Smuzhiyun rom_addr = (header_type == PCI_HEADER_TYPE_NORMAL) ?
136*4882a593Smuzhiyun PCI_ROM_ADDRESS : PCI_ROM_ADDRESS1;
137*4882a593Smuzhiyun dm_pci_write_config32(dev, rom_addr, 0xfffffffe);
138*4882a593Smuzhiyun dm_pci_read_config32(dev, rom_addr, &bar_response);
139*4882a593Smuzhiyun if (bar_response) {
140*4882a593Smuzhiyun bar_size = -(bar_response & ~1);
141*4882a593Smuzhiyun debug("PCI Autoconfig: ROM, size=%#x, ",
142*4882a593Smuzhiyun (unsigned int)bar_size);
143*4882a593Smuzhiyun if (pciauto_region_allocate(mem, bar_size,
144*4882a593Smuzhiyun &bar_value) == 0) {
145*4882a593Smuzhiyun dm_pci_write_config32(dev, rom_addr,
146*4882a593Smuzhiyun bar_value);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
149*4882a593Smuzhiyun debug("\n");
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* PCI_COMMAND_IO must be set for VGA device */
155*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_CLASS_DEVICE, &class);
156*4882a593Smuzhiyun if (class == PCI_CLASS_DISPLAY_VGA)
157*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_IO;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_COMMAND, cmdstat);
160*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_CACHE_LINE_SIZE,
161*4882a593Smuzhiyun CONFIG_SYS_PCI_CACHE_LINE_SIZE);
162*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x80);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
dm_pciauto_prescan_setup_bridge(struct udevice * dev,int sub_bus)165*4882a593Smuzhiyun void dm_pciauto_prescan_setup_bridge(struct udevice *dev, int sub_bus)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct pci_region *pci_mem;
168*4882a593Smuzhiyun struct pci_region *pci_prefetch;
169*4882a593Smuzhiyun struct pci_region *pci_io;
170*4882a593Smuzhiyun u16 cmdstat, prefechable_64;
171*4882a593Smuzhiyun struct udevice *ctlr = pci_get_controller(dev);
172*4882a593Smuzhiyun struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun pci_mem = ctlr_hose->pci_mem;
175*4882a593Smuzhiyun pci_prefetch = ctlr_hose->pci_prefetch;
176*4882a593Smuzhiyun pci_io = ctlr_hose->pci_io;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_COMMAND, &cmdstat);
179*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_PREF_MEMORY_BASE, &prefechable_64);
180*4882a593Smuzhiyun prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Configure bus number registers */
183*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_PRIMARY_BUS,
184*4882a593Smuzhiyun PCI_BUS(dm_pci_get_bdf(dev)));
185*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_SECONDARY_BUS, sub_bus);
186*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, 0xff);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (pci_mem) {
189*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
190*4882a593Smuzhiyun pciauto_region_align(pci_mem, 0x100000);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * Set up memory and I/O filter limits, assume 32-bit
194*4882a593Smuzhiyun * I/O space
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_MEMORY_BASE,
197*4882a593Smuzhiyun (pci_mem->bus_lower & 0xfff00000) >> 16);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (pci_prefetch) {
203*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
204*4882a593Smuzhiyun pciauto_region_align(pci_prefetch, 0x100000);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Set up memory and I/O filter limits, assume 32-bit
208*4882a593Smuzhiyun * I/O space
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_MEMORY_BASE,
211*4882a593Smuzhiyun (pci_prefetch->bus_lower & 0xfff00000) >> 16);
212*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
213*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
214*4882a593Smuzhiyun dm_pci_write_config32(dev, PCI_PREF_BASE_UPPER32,
215*4882a593Smuzhiyun pci_prefetch->bus_lower >> 32);
216*4882a593Smuzhiyun #else
217*4882a593Smuzhiyun dm_pci_write_config32(dev, PCI_PREF_BASE_UPPER32, 0x0);
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_MEMORY;
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun /* We don't support prefetchable memory for now, so disable */
223*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_MEMORY_BASE, 0x1000);
224*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, 0x0);
225*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) {
226*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_BASE_UPPER32, 0x0);
227*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_LIMIT_UPPER32, 0x0);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (pci_io) {
232*4882a593Smuzhiyun /* Round I/O allocator to 4KB boundary */
233*4882a593Smuzhiyun pciauto_region_align(pci_io, 0x1000);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_IO_BASE,
236*4882a593Smuzhiyun (pci_io->bus_lower & 0x0000f000) >> 8);
237*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_IO_BASE_UPPER16,
238*4882a593Smuzhiyun (pci_io->bus_lower & 0xffff0000) >> 16);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun cmdstat |= PCI_COMMAND_IO;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Enable memory and I/O accesses, enable bus master */
244*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_COMMAND, cmdstat | PCI_COMMAND_MASTER);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
dm_pciauto_postscan_setup_bridge(struct udevice * dev,int sub_bus)247*4882a593Smuzhiyun void dm_pciauto_postscan_setup_bridge(struct udevice *dev, int sub_bus)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct pci_region *pci_mem;
250*4882a593Smuzhiyun struct pci_region *pci_prefetch;
251*4882a593Smuzhiyun struct pci_region *pci_io;
252*4882a593Smuzhiyun struct udevice *ctlr = pci_get_controller(dev);
253*4882a593Smuzhiyun struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun pci_mem = ctlr_hose->pci_mem;
256*4882a593Smuzhiyun pci_prefetch = ctlr_hose->pci_prefetch;
257*4882a593Smuzhiyun pci_io = ctlr_hose->pci_io;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Configure bus number registers */
260*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, sub_bus);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (pci_mem) {
263*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
264*4882a593Smuzhiyun pciauto_region_align(pci_mem, 0x100000);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_MEMORY_LIMIT,
267*4882a593Smuzhiyun (pci_mem->bus_lower - 1) >> 16);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (pci_prefetch) {
271*4882a593Smuzhiyun u16 prefechable_64;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_PREF_MEMORY_LIMIT,
274*4882a593Smuzhiyun &prefechable_64);
275*4882a593Smuzhiyun prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Round memory allocator to 1MB boundary */
278*4882a593Smuzhiyun pciauto_region_align(pci_prefetch, 0x100000);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT,
281*4882a593Smuzhiyun (pci_prefetch->bus_lower - 1) >> 16);
282*4882a593Smuzhiyun if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
283*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
284*4882a593Smuzhiyun dm_pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32,
285*4882a593Smuzhiyun (pci_prefetch->bus_lower - 1) >> 32);
286*4882a593Smuzhiyun #else
287*4882a593Smuzhiyun dm_pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, 0x0);
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (pci_io) {
292*4882a593Smuzhiyun /* Round I/O allocator to 4KB boundary */
293*4882a593Smuzhiyun pciauto_region_align(pci_io, 0x1000);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun dm_pci_write_config8(dev, PCI_IO_LIMIT,
296*4882a593Smuzhiyun ((pci_io->bus_lower - 1) & 0x0000f000) >> 8);
297*4882a593Smuzhiyun dm_pci_write_config16(dev, PCI_IO_LIMIT_UPPER16,
298*4882a593Smuzhiyun ((pci_io->bus_lower - 1) & 0xffff0000) >> 16);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * HJF: Changed this to return int. I think this is required
304*4882a593Smuzhiyun * to get the correct result when scanning bridges
305*4882a593Smuzhiyun */
dm_pciauto_config_device(struct udevice * dev)306*4882a593Smuzhiyun int dm_pciauto_config_device(struct udevice *dev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct pci_region *pci_mem;
309*4882a593Smuzhiyun struct pci_region *pci_prefetch;
310*4882a593Smuzhiyun struct pci_region *pci_io;
311*4882a593Smuzhiyun unsigned int sub_bus = PCI_BUS(dm_pci_get_bdf(dev));
312*4882a593Smuzhiyun unsigned short class;
313*4882a593Smuzhiyun bool enum_only = false;
314*4882a593Smuzhiyun struct udevice *ctlr = pci_get_controller(dev);
315*4882a593Smuzhiyun struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
316*4882a593Smuzhiyun int n;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #ifdef CONFIG_PCI_ENUM_ONLY
319*4882a593Smuzhiyun enum_only = true;
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun pci_mem = ctlr_hose->pci_mem;
323*4882a593Smuzhiyun pci_prefetch = ctlr_hose->pci_prefetch;
324*4882a593Smuzhiyun pci_io = ctlr_hose->pci_io;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun dm_pci_read_config16(dev, PCI_CLASS_DEVICE, &class);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun switch (class) {
329*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_PCI:
330*4882a593Smuzhiyun debug("PCI Autoconfig: Found P2P bridge, device %d\n",
331*4882a593Smuzhiyun PCI_DEV(dm_pci_get_bdf(dev)));
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun dm_pciauto_setup_device(dev, 2, pci_mem, pci_prefetch, pci_io,
334*4882a593Smuzhiyun enum_only);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun n = dm_pci_hose_probe_bus(dev);
337*4882a593Smuzhiyun if (n < 0)
338*4882a593Smuzhiyun return n;
339*4882a593Smuzhiyun sub_bus = (unsigned int)n;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_CARDBUS:
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * just do a minimal setup of the bridge,
345*4882a593Smuzhiyun * let the OS take care of the rest
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun dm_pciauto_setup_device(dev, 0, pci_mem, pci_prefetch, pci_io,
348*4882a593Smuzhiyun enum_only);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun debug("PCI Autoconfig: Found P2CardBus bridge, device %d\n",
351*4882a593Smuzhiyun PCI_DEV(dm_pci_get_bdf(dev)));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE)
356*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_OTHER:
357*4882a593Smuzhiyun debug("PCI Autoconfig: Skipping bridge device %d\n",
358*4882a593Smuzhiyun PCI_DEV(dm_pci_get_bdf(dev)));
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) && !defined(CONFIG_VME8349)
362*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_OTHER:
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * The host/PCI bridge 1 seems broken in 8349 - it presents
365*4882a593Smuzhiyun * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
366*4882a593Smuzhiyun * device claiming resources io/mem/irq.. we only allow for
367*4882a593Smuzhiyun * the PIMMR window to be allocated (BAR0 - 1MB size)
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun debug("PCI Autoconfig: Broken bridge found, only minimal config\n");
370*4882a593Smuzhiyun dm_pciauto_setup_device(dev, 0, hose->pci_mem,
371*4882a593Smuzhiyun hose->pci_prefetch, hose->pci_io,
372*4882a593Smuzhiyun enum_only);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun #endif
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
377*4882a593Smuzhiyun debug("PCI AutoConfig: Found PowerPC device\n");
378*4882a593Smuzhiyun /* fall through */
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun default:
381*4882a593Smuzhiyun dm_pciauto_setup_device(dev, 6, pci_mem, pci_prefetch, pci_io,
382*4882a593Smuzhiyun enum_only);
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return sub_bus;
387*4882a593Smuzhiyun }
388