xref: /OK3568_Linux_fs/u-boot/drivers/pci/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3*4882a593Smuzhiyun  * Andreas Heppel <aheppel@sysgo.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2002, 2003
6*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * Old PCI routines
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Do not change this file. Instead, convert your board to use CONFIG_DM_PCI
15*4882a593Smuzhiyun  * and change pci-uclass.c.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <common.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <command.h>
21*4882a593Smuzhiyun #include <errno.h>
22*4882a593Smuzhiyun #include <asm/processor.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <pci.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define PCI_HOSE_OP(rw, size, type)					\
29*4882a593Smuzhiyun int pci_hose_##rw##_config_##size(struct pci_controller *hose,		\
30*4882a593Smuzhiyun 				  pci_dev_t dev,			\
31*4882a593Smuzhiyun 				  int offset, type value)		\
32*4882a593Smuzhiyun {									\
33*4882a593Smuzhiyun 	return hose->rw##_##size(hose, dev, offset, value);		\
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun PCI_HOSE_OP(read, byte, u8 *)
37*4882a593Smuzhiyun PCI_HOSE_OP(read, word, u16 *)
38*4882a593Smuzhiyun PCI_HOSE_OP(read, dword, u32 *)
39*4882a593Smuzhiyun PCI_HOSE_OP(write, byte, u8)
40*4882a593Smuzhiyun PCI_HOSE_OP(write, word, u16)
41*4882a593Smuzhiyun PCI_HOSE_OP(write, dword, u32)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define PCI_OP(rw, size, type, error_code)				\
44*4882a593Smuzhiyun int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value)	\
45*4882a593Smuzhiyun {									\
46*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev));	\
47*4882a593Smuzhiyun 									\
48*4882a593Smuzhiyun 	if (!hose)							\
49*4882a593Smuzhiyun 	{								\
50*4882a593Smuzhiyun 		error_code;						\
51*4882a593Smuzhiyun 		return -1;						\
52*4882a593Smuzhiyun 	}								\
53*4882a593Smuzhiyun 									\
54*4882a593Smuzhiyun 	return pci_hose_##rw##_config_##size(hose, dev, offset, value);	\
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun PCI_OP(read, byte, u8 *, *value = 0xff)
58*4882a593Smuzhiyun PCI_OP(read, word, u16 *, *value = 0xffff)
59*4882a593Smuzhiyun PCI_OP(read, dword, u32 *, *value = 0xffffffff)
60*4882a593Smuzhiyun PCI_OP(write, byte, u8, )
61*4882a593Smuzhiyun PCI_OP(write, word, u16, )
62*4882a593Smuzhiyun PCI_OP(write, dword, u32, )
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define PCI_READ_VIA_DWORD_OP(size, type, off_mask)			\
65*4882a593Smuzhiyun int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
66*4882a593Smuzhiyun 					pci_dev_t dev,			\
67*4882a593Smuzhiyun 					int offset, type val)		\
68*4882a593Smuzhiyun {									\
69*4882a593Smuzhiyun 	u32 val32;							\
70*4882a593Smuzhiyun 									\
71*4882a593Smuzhiyun 	if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0) {	\
72*4882a593Smuzhiyun 		*val = -1;						\
73*4882a593Smuzhiyun 		return -1;						\
74*4882a593Smuzhiyun 	}								\
75*4882a593Smuzhiyun 									\
76*4882a593Smuzhiyun 	*val = (val32 >> ((offset & (int)off_mask) * 8));		\
77*4882a593Smuzhiyun 									\
78*4882a593Smuzhiyun 	return 0;							\
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask)		\
82*4882a593Smuzhiyun int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
83*4882a593Smuzhiyun 					     pci_dev_t dev,		\
84*4882a593Smuzhiyun 					     int offset, type val)	\
85*4882a593Smuzhiyun {									\
86*4882a593Smuzhiyun 	u32 val32, mask, ldata, shift;					\
87*4882a593Smuzhiyun 									\
88*4882a593Smuzhiyun 	if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
89*4882a593Smuzhiyun 		return -1;						\
90*4882a593Smuzhiyun 									\
91*4882a593Smuzhiyun 	shift = ((offset & (int)off_mask) * 8);				\
92*4882a593Smuzhiyun 	ldata = (((unsigned long)val) & val_mask) << shift;		\
93*4882a593Smuzhiyun 	mask = val_mask << shift;					\
94*4882a593Smuzhiyun 	val32 = (val32 & ~mask) | ldata;				\
95*4882a593Smuzhiyun 									\
96*4882a593Smuzhiyun 	if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
97*4882a593Smuzhiyun 		return -1;						\
98*4882a593Smuzhiyun 									\
99*4882a593Smuzhiyun 	return 0;							\
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
103*4882a593Smuzhiyun PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
104*4882a593Smuzhiyun PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
105*4882a593Smuzhiyun PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static struct pci_controller* hose_head;
112*4882a593Smuzhiyun 
pci_get_hose_head(void)113*4882a593Smuzhiyun struct pci_controller *pci_get_hose_head(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	if (gd->hose)
116*4882a593Smuzhiyun 		return gd->hose;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return hose_head;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
pci_register_hose(struct pci_controller * hose)121*4882a593Smuzhiyun void pci_register_hose(struct pci_controller* hose)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct pci_controller **phose = &hose_head;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	while(*phose)
126*4882a593Smuzhiyun 		phose = &(*phose)->next;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	hose->next = NULL;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	*phose = hose;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
pci_bus_to_hose(int bus)133*4882a593Smuzhiyun struct pci_controller *pci_bus_to_hose(int bus)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct pci_controller *hose;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	for (hose = pci_get_hose_head(); hose; hose = hose->next) {
138*4882a593Smuzhiyun 		if (bus >= hose->first_busno && bus <= hose->last_busno)
139*4882a593Smuzhiyun 			return hose;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	printf("pci_bus_to_hose() failed\n");
143*4882a593Smuzhiyun 	return NULL;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
find_hose_by_cfg_addr(void * cfg_addr)146*4882a593Smuzhiyun struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct pci_controller *hose;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (hose = pci_get_hose_head(); hose; hose = hose->next) {
151*4882a593Smuzhiyun 		if (hose->cfg_addr == cfg_addr)
152*4882a593Smuzhiyun 			return hose;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return NULL;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
pci_last_busno(void)158*4882a593Smuzhiyun int pci_last_busno(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct pci_controller *hose = pci_get_hose_head();
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (!hose)
163*4882a593Smuzhiyun 		return -1;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	while (hose->next)
166*4882a593Smuzhiyun 		hose = hose->next;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return hose->last_busno;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
pci_find_devices(struct pci_device_id * ids,int index)171*4882a593Smuzhiyun pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct pci_controller * hose;
174*4882a593Smuzhiyun 	pci_dev_t bdf;
175*4882a593Smuzhiyun 	int bus;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	for (hose = pci_get_hose_head(); hose; hose = hose->next) {
178*4882a593Smuzhiyun 		for (bus = hose->first_busno; bus <= hose->last_busno; bus++) {
179*4882a593Smuzhiyun 			bdf = pci_hose_find_devices(hose, bus, ids, &index);
180*4882a593Smuzhiyun 			if (bdf != -1)
181*4882a593Smuzhiyun 				return bdf;
182*4882a593Smuzhiyun 		}
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return -1;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
pci_hose_config_device(struct pci_controller * hose,pci_dev_t dev,unsigned long io,pci_addr_t mem,unsigned long command)188*4882a593Smuzhiyun int pci_hose_config_device(struct pci_controller *hose,
189*4882a593Smuzhiyun 			   pci_dev_t dev,
190*4882a593Smuzhiyun 			   unsigned long io,
191*4882a593Smuzhiyun 			   pci_addr_t mem,
192*4882a593Smuzhiyun 			   unsigned long command)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u32 bar_response;
195*4882a593Smuzhiyun 	unsigned int old_command;
196*4882a593Smuzhiyun 	pci_addr_t bar_value;
197*4882a593Smuzhiyun 	pci_size_t bar_size;
198*4882a593Smuzhiyun 	unsigned char pin;
199*4882a593Smuzhiyun 	int bar, found_mem64;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	debug("PCI Config: I/O=0x%lx, Memory=0x%llx, Command=0x%lx\n", io,
202*4882a593Smuzhiyun 		(u64)mem, command);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, PCI_COMMAND, 0);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_5; bar += 4) {
207*4882a593Smuzhiyun 		pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
208*4882a593Smuzhiyun 		pci_hose_read_config_dword(hose, dev, bar, &bar_response);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		if (!bar_response)
211*4882a593Smuzhiyun 			continue;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		found_mem64 = 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		/* Check the BAR type and set our address mask */
216*4882a593Smuzhiyun 		if (bar_response & PCI_BASE_ADDRESS_SPACE) {
217*4882a593Smuzhiyun 			bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
218*4882a593Smuzhiyun 			/* round up region base address to a multiple of size */
219*4882a593Smuzhiyun 			io = ((io - 1) | (bar_size - 1)) + 1;
220*4882a593Smuzhiyun 			bar_value = io;
221*4882a593Smuzhiyun 			/* compute new region base address */
222*4882a593Smuzhiyun 			io = io + bar_size;
223*4882a593Smuzhiyun 		} else {
224*4882a593Smuzhiyun 			if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
225*4882a593Smuzhiyun 				PCI_BASE_ADDRESS_MEM_TYPE_64) {
226*4882a593Smuzhiyun 				u32 bar_response_upper;
227*4882a593Smuzhiyun 				u64 bar64;
228*4882a593Smuzhiyun 				pci_hose_write_config_dword(hose, dev, bar + 4,
229*4882a593Smuzhiyun 					0xffffffff);
230*4882a593Smuzhiyun 				pci_hose_read_config_dword(hose, dev, bar + 4,
231*4882a593Smuzhiyun 					&bar_response_upper);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 				bar64 = ((u64)bar_response_upper << 32) | bar_response;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 				bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
236*4882a593Smuzhiyun 				found_mem64 = 1;
237*4882a593Smuzhiyun 			} else {
238*4882a593Smuzhiyun 				bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
239*4882a593Smuzhiyun 			}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 			/* round up region base address to multiple of size */
242*4882a593Smuzhiyun 			mem = ((mem - 1) | (bar_size - 1)) + 1;
243*4882a593Smuzhiyun 			bar_value = mem;
244*4882a593Smuzhiyun 			/* compute new region base address */
245*4882a593Smuzhiyun 			mem = mem + bar_size;
246*4882a593Smuzhiyun 		}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		/* Write it out and update our limit */
249*4882a593Smuzhiyun 		pci_hose_write_config_dword (hose, dev, bar, (u32)bar_value);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		if (found_mem64) {
252*4882a593Smuzhiyun 			bar += 4;
253*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
254*4882a593Smuzhiyun 			pci_hose_write_config_dword(hose, dev, bar,
255*4882a593Smuzhiyun 				(u32)(bar_value >> 32));
256*4882a593Smuzhiyun #else
257*4882a593Smuzhiyun 			pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Configure Cache Line Size Register */
263*4882a593Smuzhiyun 	pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Configure Latency Timer */
266*4882a593Smuzhiyun 	pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Disable interrupt line, if device says it wants to use interrupts */
269*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_PIN, &pin);
270*4882a593Smuzhiyun 	if (pin != 0) {
271*4882a593Smuzhiyun 		pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
272*4882a593Smuzhiyun 					   PCI_INTERRUPT_LINE_DISABLE);
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &old_command);
276*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, PCI_COMMAND,
277*4882a593Smuzhiyun 				     (old_command & 0xffff0000) | command);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  */
285*4882a593Smuzhiyun 
pci_find_config(struct pci_controller * hose,unsigned short class,unsigned int vendor,unsigned int device,unsigned int bus,unsigned int dev,unsigned int func)286*4882a593Smuzhiyun struct pci_config_table *pci_find_config(struct pci_controller *hose,
287*4882a593Smuzhiyun 					 unsigned short class,
288*4882a593Smuzhiyun 					 unsigned int vendor,
289*4882a593Smuzhiyun 					 unsigned int device,
290*4882a593Smuzhiyun 					 unsigned int bus,
291*4882a593Smuzhiyun 					 unsigned int dev,
292*4882a593Smuzhiyun 					 unsigned int func)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct pci_config_table *table;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	for (table = hose->config_table; table && table->vendor; table++) {
297*4882a593Smuzhiyun 		if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
298*4882a593Smuzhiyun 		    (table->device == PCI_ANY_ID || table->device == device) &&
299*4882a593Smuzhiyun 		    (table->class  == PCI_ANY_ID || table->class  == class)  &&
300*4882a593Smuzhiyun 		    (table->bus    == PCI_ANY_ID || table->bus    == bus)    &&
301*4882a593Smuzhiyun 		    (table->dev    == PCI_ANY_ID || table->dev    == dev)    &&
302*4882a593Smuzhiyun 		    (table->func   == PCI_ANY_ID || table->func   == func)) {
303*4882a593Smuzhiyun 			return table;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return NULL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
pci_cfgfunc_config_device(struct pci_controller * hose,pci_dev_t dev,struct pci_config_table * entry)310*4882a593Smuzhiyun void pci_cfgfunc_config_device(struct pci_controller *hose,
311*4882a593Smuzhiyun 			       pci_dev_t dev,
312*4882a593Smuzhiyun 			       struct pci_config_table *entry)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1],
315*4882a593Smuzhiyun 		entry->priv[2]);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
pci_cfgfunc_do_nothing(struct pci_controller * hose,pci_dev_t dev,struct pci_config_table * entry)318*4882a593Smuzhiyun void pci_cfgfunc_do_nothing(struct pci_controller *hose,
319*4882a593Smuzhiyun 			    pci_dev_t dev, struct pci_config_table *entry)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun  * HJF: Changed this to return int. I think this is required
325*4882a593Smuzhiyun  * to get the correct result when scanning bridges
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
pci_print_dev(struct pci_controller * hose,pci_dev_t dev)330*4882a593Smuzhiyun __weak int pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	if (dev == PCI_BDF(hose->first_busno, 0, 0))
333*4882a593Smuzhiyun 		return 0;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	return 1;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun #endif /* CONFIG_PCI_SCAN_SHOW */
338*4882a593Smuzhiyun 
pci_hose_scan_bus(struct pci_controller * hose,int bus)339*4882a593Smuzhiyun int pci_hose_scan_bus(struct pci_controller *hose, int bus)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	unsigned int sub_bus, found_multi = 0;
342*4882a593Smuzhiyun 	unsigned short vendor, device, class;
343*4882a593Smuzhiyun 	unsigned char header_type;
344*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
345*4882a593Smuzhiyun 	struct pci_config_table *cfg;
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun 	pci_dev_t dev;
348*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
349*4882a593Smuzhiyun 	static int indent = 0;
350*4882a593Smuzhiyun #endif
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	sub_bus = bus;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (dev =  PCI_BDF(bus,0,0);
355*4882a593Smuzhiyun 	     dev <  PCI_BDF(bus, PCI_MAX_PCI_DEVICES - 1,
356*4882a593Smuzhiyun 				PCI_MAX_PCI_FUNCTIONS - 1);
357*4882a593Smuzhiyun 	     dev += PCI_BDF(0, 0, 1)) {
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		if (pci_skip_dev(hose, dev))
360*4882a593Smuzhiyun 			continue;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		if (PCI_FUNC(dev) && !found_multi)
363*4882a593Smuzhiyun 			continue;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		if (vendor == 0xffff || vendor == 0x0000)
370*4882a593Smuzhiyun 			continue;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		if (!PCI_FUNC(dev))
373*4882a593Smuzhiyun 			found_multi = header_type & 0x80;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		debug("PCI Scan: Found Bus %d, Device %d, Function %d\n",
376*4882a593Smuzhiyun 			PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
379*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #ifdef CONFIG_PCI_FIXUP_DEV
382*4882a593Smuzhiyun 		board_pci_fixup_dev(hose, dev, vendor, device, class);
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
386*4882a593Smuzhiyun 		indent++;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		/* Print leading space, including bus indentation */
389*4882a593Smuzhiyun 		printf("%*c", indent + 1, ' ');
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		if (pci_print_dev(hose, dev)) {
392*4882a593Smuzhiyun 			printf("%02x:%02x.%-*x - %04x:%04x - %s\n",
393*4882a593Smuzhiyun 			       PCI_BUS(dev), PCI_DEV(dev), 6 - indent, PCI_FUNC(dev),
394*4882a593Smuzhiyun 			       vendor, device, pci_class_str(class >> 8));
395*4882a593Smuzhiyun 		}
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #ifdef CONFIG_PCI_PNP
399*4882a593Smuzhiyun 		sub_bus = max((unsigned int)pciauto_config_device(hose, dev),
400*4882a593Smuzhiyun 			      sub_bus);
401*4882a593Smuzhiyun #else
402*4882a593Smuzhiyun 		cfg = pci_find_config(hose, class, vendor, device,
403*4882a593Smuzhiyun 				      PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
404*4882a593Smuzhiyun 		if (cfg) {
405*4882a593Smuzhiyun 			cfg->config_device(hose, dev, cfg);
406*4882a593Smuzhiyun 			sub_bus = max(sub_bus,
407*4882a593Smuzhiyun 				      (unsigned int)hose->current_busno);
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
412*4882a593Smuzhiyun 		indent--;
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		if (hose->fixup_irq)
416*4882a593Smuzhiyun 			hose->fixup_irq(hose, dev);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return sub_bus;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
pci_hose_scan(struct pci_controller * hose)422*4882a593Smuzhiyun int pci_hose_scan(struct pci_controller *hose)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun #if defined(CONFIG_PCI_BOOTDELAY)
425*4882a593Smuzhiyun 	char *s;
426*4882a593Smuzhiyun 	int i;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (!gd->pcidelay_done) {
429*4882a593Smuzhiyun 		/* wait "pcidelay" ms (if defined)... */
430*4882a593Smuzhiyun 		s = env_get("pcidelay");
431*4882a593Smuzhiyun 		if (s) {
432*4882a593Smuzhiyun 			int val = simple_strtoul(s, NULL, 10);
433*4882a593Smuzhiyun 			for (i = 0; i < val; i++)
434*4882a593Smuzhiyun 				udelay(1000);
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 		gd->pcidelay_done = 1;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun #endif /* CONFIG_PCI_BOOTDELAY */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #ifdef CONFIG_PCI_SCAN_SHOW
441*4882a593Smuzhiyun 	puts("PCI:\n");
442*4882a593Smuzhiyun #endif
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/*
445*4882a593Smuzhiyun 	 * Start scan at current_busno.
446*4882a593Smuzhiyun 	 * PCIe will start scan at first_busno+1.
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	/* For legacy support, ensure current >= first */
449*4882a593Smuzhiyun 	if (hose->first_busno > hose->current_busno)
450*4882a593Smuzhiyun 		hose->current_busno = hose->first_busno;
451*4882a593Smuzhiyun #ifdef CONFIG_PCI_PNP
452*4882a593Smuzhiyun 	pciauto_config_init(hose);
453*4882a593Smuzhiyun #endif
454*4882a593Smuzhiyun 	return pci_hose_scan_bus(hose, hose->current_busno);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
pci_init(void)457*4882a593Smuzhiyun void pci_init(void)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	hose_head = NULL;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* allow env to disable pci init/enum */
462*4882a593Smuzhiyun 	if (env_get("pcidisable") != NULL)
463*4882a593Smuzhiyun 		return;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* now call board specific pci_init()... */
466*4882a593Smuzhiyun 	pci_init_board();
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /* Returns the address of the requested capability structure within the
470*4882a593Smuzhiyun  * device's PCI configuration space or 0 in case the device does not
471*4882a593Smuzhiyun  * support it.
472*4882a593Smuzhiyun  * */
pci_hose_find_capability(struct pci_controller * hose,pci_dev_t dev,int cap)473*4882a593Smuzhiyun int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
474*4882a593Smuzhiyun 			     int cap)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	int pos;
477*4882a593Smuzhiyun 	u8 hdr_type;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &hdr_type);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	pos = pci_hose_find_cap_start(hose, dev, hdr_type & 0x7F);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (pos)
484*4882a593Smuzhiyun 		pos = pci_find_cap(hose, dev, pos, cap);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return pos;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /* Find the header pointer to the Capabilities*/
pci_hose_find_cap_start(struct pci_controller * hose,pci_dev_t dev,u8 hdr_type)490*4882a593Smuzhiyun int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
491*4882a593Smuzhiyun 			    u8 hdr_type)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	u16 status;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	pci_hose_read_config_word(hose, dev, PCI_STATUS, &status);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (!(status & PCI_STATUS_CAP_LIST))
498*4882a593Smuzhiyun 		return 0;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	switch (hdr_type) {
501*4882a593Smuzhiyun 	case PCI_HEADER_TYPE_NORMAL:
502*4882a593Smuzhiyun 	case PCI_HEADER_TYPE_BRIDGE:
503*4882a593Smuzhiyun 		return PCI_CAPABILITY_LIST;
504*4882a593Smuzhiyun 	case PCI_HEADER_TYPE_CARDBUS:
505*4882a593Smuzhiyun 		return PCI_CB_CAPABILITY_LIST;
506*4882a593Smuzhiyun 	default:
507*4882a593Smuzhiyun 		return 0;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
pci_find_cap(struct pci_controller * hose,pci_dev_t dev,int pos,int cap)511*4882a593Smuzhiyun int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, int cap)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	int ttl = PCI_FIND_CAP_TTL;
514*4882a593Smuzhiyun 	u8 id;
515*4882a593Smuzhiyun 	u8 next_pos;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	while (ttl--) {
518*4882a593Smuzhiyun 		pci_hose_read_config_byte(hose, dev, pos, &next_pos);
519*4882a593Smuzhiyun 		if (next_pos < CAP_START_POS)
520*4882a593Smuzhiyun 			break;
521*4882a593Smuzhiyun 		next_pos &= ~3;
522*4882a593Smuzhiyun 		pos = (int) next_pos;
523*4882a593Smuzhiyun 		pci_hose_read_config_byte(hose, dev,
524*4882a593Smuzhiyun 					  pos + PCI_CAP_LIST_ID, &id);
525*4882a593Smuzhiyun 		if (id == 0xff)
526*4882a593Smuzhiyun 			break;
527*4882a593Smuzhiyun 		if (id == cap)
528*4882a593Smuzhiyun 			return pos;
529*4882a593Smuzhiyun 		pos += PCI_CAP_LIST_NEXT;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /**
535*4882a593Smuzhiyun  * pci_find_next_ext_capability - Find an extended capability
536*4882a593Smuzhiyun  *
537*4882a593Smuzhiyun  * Returns the address of the next matching extended capability structure
538*4882a593Smuzhiyun  * within the device's PCI configuration space or 0 if the device does
539*4882a593Smuzhiyun  * not support it.  Some capabilities can occur several times, e.g., the
540*4882a593Smuzhiyun  * vendor-specific capability, and this provides a way to find them all.
541*4882a593Smuzhiyun  */
pci_find_next_ext_capability(struct pci_controller * hose,pci_dev_t dev,int start,int cap)542*4882a593Smuzhiyun int pci_find_next_ext_capability(struct pci_controller *hose, pci_dev_t dev,
543*4882a593Smuzhiyun 				 int start, int cap)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	u32 header;
546*4882a593Smuzhiyun 	int ttl, pos = PCI_CFG_SPACE_SIZE;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* minimum 8 bytes per capability */
549*4882a593Smuzhiyun 	ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (start)
552*4882a593Smuzhiyun 		pos = start;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	pci_hose_read_config_dword(hose, dev, pos, &header);
555*4882a593Smuzhiyun 	if (header == 0xffffffff || header == 0)
556*4882a593Smuzhiyun 		return 0;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	while (ttl-- > 0) {
559*4882a593Smuzhiyun 		if (PCI_EXT_CAP_ID(header) == cap && pos != start)
560*4882a593Smuzhiyun 			return pos;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		pos = PCI_EXT_CAP_NEXT(header);
563*4882a593Smuzhiyun 		if (pos < PCI_CFG_SPACE_SIZE)
564*4882a593Smuzhiyun 			break;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 		pci_hose_read_config_dword(hose, dev, pos, &header);
567*4882a593Smuzhiyun 		if (header == 0xffffffff || header == 0)
568*4882a593Smuzhiyun 			break;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /**
575*4882a593Smuzhiyun  * pci_hose_find_ext_capability - Find an extended capability
576*4882a593Smuzhiyun  *
577*4882a593Smuzhiyun  * Returns the address of the requested extended capability structure
578*4882a593Smuzhiyun  * within the device's PCI configuration space or 0 if the device does
579*4882a593Smuzhiyun  * not support it.
580*4882a593Smuzhiyun  */
pci_hose_find_ext_capability(struct pci_controller * hose,pci_dev_t dev,int cap)581*4882a593Smuzhiyun int pci_hose_find_ext_capability(struct pci_controller *hose, pci_dev_t dev,
582*4882a593Smuzhiyun 				 int cap)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	return pci_find_next_ext_capability(hose, dev, 0, cap);
585*4882a593Smuzhiyun }
586