xref: /OK3568_Linux_fs/u-boot/drivers/pci/fsl_pci_init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Initialize controller and call the common driver/pci pci_hose_scan to
17*4882a593Smuzhiyun  * scan for bridges and devices.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * Hose fields which need to be pre-initialized by board specific code:
20*4882a593Smuzhiyun  *   regions[]
21*4882a593Smuzhiyun  *   first_busno
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Fields updated:
24*4882a593Smuzhiyun  *   last_busno
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <pci.h>
28*4882a593Smuzhiyun #include <asm/io.h>
29*4882a593Smuzhiyun #include <asm/fsl_pci.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_MEMORY_BUS
32*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEMORY_BUS 0
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
36*4882a593Smuzhiyun #define CONFIG_SYS_PCI_MEMORY_PHYS 0
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
40*4882a593Smuzhiyun #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Setup one inbound ATMU window.
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * We let the caller decide what the window size should be
46*4882a593Smuzhiyun  */
set_inbound_window(volatile pit_t * pi,struct pci_region * r,u64 size)47*4882a593Smuzhiyun static void set_inbound_window(volatile pit_t *pi,
48*4882a593Smuzhiyun 				struct pci_region *r,
49*4882a593Smuzhiyun 				u64 size)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	u32 sz = (__ilog2_u64(size) - 1);
52*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A005434
53*4882a593Smuzhiyun 	u32 flag = 0;
54*4882a593Smuzhiyun #else
55*4882a593Smuzhiyun 	u32 flag = PIWAR_LOCAL;
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	flag |= PIWAR_EN | PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	out_be32(&pi->pitar, r->phys_start >> 12);
61*4882a593Smuzhiyun 	out_be32(&pi->piwbar, r->bus_start >> 12);
62*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
63*4882a593Smuzhiyun 	out_be32(&pi->piwbear, r->bus_start >> 44);
64*4882a593Smuzhiyun #else
65*4882a593Smuzhiyun 	out_be32(&pi->piwbear, 0);
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun 	if (r->flags & PCI_REGION_PREFETCH)
68*4882a593Smuzhiyun 		flag |= PIWAR_PF;
69*4882a593Smuzhiyun 	out_be32(&pi->piwar, flag | sz);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
fsl_setup_hose(struct pci_controller * hose,unsigned long addr)72*4882a593Smuzhiyun int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Reset hose to make sure its in a clean state */
77*4882a593Smuzhiyun 	memset(hose, 0, sizeof(struct pci_controller));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return fsl_is_pci_agent(hose);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
fsl_pci_setup_inbound_windows(struct pci_controller * hose,u64 out_lo,u8 pcie_cap,volatile pit_t * pi)84*4882a593Smuzhiyun static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
85*4882a593Smuzhiyun 					 u64 out_lo, u8 pcie_cap,
86*4882a593Smuzhiyun 					 volatile pit_t *pi)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct pci_region *r = hose->regions + hose->region_count;
89*4882a593Smuzhiyun 	u64 sz = min((u64)gd->ram_size, (1ull << 32));
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
92*4882a593Smuzhiyun 	pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
93*4882a593Smuzhiyun 	pci_size_t pci_sz;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* we have no space available for inbound memory mapping */
96*4882a593Smuzhiyun 	if (bus_start > out_lo) {
97*4882a593Smuzhiyun 		printf ("no space for inbound mapping of memory\n");
98*4882a593Smuzhiyun 		return 0;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* limit size */
102*4882a593Smuzhiyun 	if ((bus_start + sz) > out_lo) {
103*4882a593Smuzhiyun 		sz = out_lo - bus_start;
104*4882a593Smuzhiyun 		debug ("limiting size to %llx\n", sz);
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	pci_sz = 1ull << __ilog2_u64(sz);
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * we can overlap inbound/outbound windows on PCI-E since RX & TX
110*4882a593Smuzhiyun 	 * links a separate
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
113*4882a593Smuzhiyun 		debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
114*4882a593Smuzhiyun 			(u64)bus_start, (u64)phys_start, (u64)sz);
115*4882a593Smuzhiyun 		pci_set_region(r, bus_start, phys_start, sz,
116*4882a593Smuzhiyun 				PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
117*4882a593Smuzhiyun 				PCI_REGION_PREFETCH);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* if we aren't an exact power of two match, pci_sz is smaller
120*4882a593Smuzhiyun 		 * round it up to the next power of two.  We report the actual
121*4882a593Smuzhiyun 		 * size to pci region tracking.
122*4882a593Smuzhiyun 		 */
123*4882a593Smuzhiyun 		if (pci_sz != sz)
124*4882a593Smuzhiyun 			sz = 2ull << __ilog2_u64(sz);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		set_inbound_window(pi--, r++, sz);
127*4882a593Smuzhiyun 		sz = 0; /* make sure we dont set the R2 window */
128*4882a593Smuzhiyun 	} else {
129*4882a593Smuzhiyun 		debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
130*4882a593Smuzhiyun 			(u64)bus_start, (u64)phys_start, (u64)pci_sz);
131*4882a593Smuzhiyun 		pci_set_region(r, bus_start, phys_start, pci_sz,
132*4882a593Smuzhiyun 				PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
133*4882a593Smuzhiyun 				PCI_REGION_PREFETCH);
134*4882a593Smuzhiyun 		set_inbound_window(pi--, r++, pci_sz);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		sz -= pci_sz;
137*4882a593Smuzhiyun 		bus_start += pci_sz;
138*4882a593Smuzhiyun 		phys_start += pci_sz;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		pci_sz = 1ull << __ilog2_u64(sz);
141*4882a593Smuzhiyun 		if (sz) {
142*4882a593Smuzhiyun 			debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
143*4882a593Smuzhiyun 				(u64)bus_start, (u64)phys_start, (u64)pci_sz);
144*4882a593Smuzhiyun 			pci_set_region(r, bus_start, phys_start, pci_sz,
145*4882a593Smuzhiyun 					PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
146*4882a593Smuzhiyun 					PCI_REGION_PREFETCH);
147*4882a593Smuzhiyun 			set_inbound_window(pi--, r++, pci_sz);
148*4882a593Smuzhiyun 			sz -= pci_sz;
149*4882a593Smuzhiyun 			bus_start += pci_sz;
150*4882a593Smuzhiyun 			phys_start += pci_sz;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
155*4882a593Smuzhiyun 	/*
156*4882a593Smuzhiyun 	 * On 64-bit capable systems, set up a mapping for all of DRAM
157*4882a593Smuzhiyun 	 * in high pci address space.
158*4882a593Smuzhiyun 	 */
159*4882a593Smuzhiyun 	pci_sz = 1ull << __ilog2_u64(gd->ram_size);
160*4882a593Smuzhiyun 	/* round up to the next largest power of two */
161*4882a593Smuzhiyun 	if (gd->ram_size > pci_sz)
162*4882a593Smuzhiyun 		pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
163*4882a593Smuzhiyun 	debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
164*4882a593Smuzhiyun 		(u64)CONFIG_SYS_PCI64_MEMORY_BUS,
165*4882a593Smuzhiyun 		(u64)CONFIG_SYS_PCI_MEMORY_PHYS,
166*4882a593Smuzhiyun 		(u64)pci_sz);
167*4882a593Smuzhiyun 	pci_set_region(r,
168*4882a593Smuzhiyun 			CONFIG_SYS_PCI64_MEMORY_BUS,
169*4882a593Smuzhiyun 			CONFIG_SYS_PCI_MEMORY_PHYS,
170*4882a593Smuzhiyun 			pci_sz,
171*4882a593Smuzhiyun 			PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
172*4882a593Smuzhiyun 			PCI_REGION_PREFETCH);
173*4882a593Smuzhiyun 	set_inbound_window(pi--, r++, pci_sz);
174*4882a593Smuzhiyun #else
175*4882a593Smuzhiyun 	pci_sz = 1ull << __ilog2_u64(sz);
176*4882a593Smuzhiyun 	if (sz) {
177*4882a593Smuzhiyun 		debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
178*4882a593Smuzhiyun 			(u64)bus_start, (u64)phys_start, (u64)pci_sz);
179*4882a593Smuzhiyun 		pci_set_region(r, bus_start, phys_start, pci_sz,
180*4882a593Smuzhiyun 				PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
181*4882a593Smuzhiyun 				PCI_REGION_PREFETCH);
182*4882a593Smuzhiyun 		sz -= pci_sz;
183*4882a593Smuzhiyun 		bus_start += pci_sz;
184*4882a593Smuzhiyun 		phys_start += pci_sz;
185*4882a593Smuzhiyun 		set_inbound_window(pi--, r++, pci_sz);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
190*4882a593Smuzhiyun 	if (sz && (((u64)gd->ram_size) < (1ull << 32)))
191*4882a593Smuzhiyun 		printf("Was not able to map all of memory via "
192*4882a593Smuzhiyun 			"inbound windows -- %lld remaining\n", sz);
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	hose->region_count = r - hose->regions;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
fsl_pcie_boot_master(pit_t * pi)201*4882a593Smuzhiyun static void fsl_pcie_boot_master(pit_t *pi)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	/* configure inbound window for slave's u-boot image */
204*4882a593Smuzhiyun 	debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
205*4882a593Smuzhiyun 			"Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
206*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
207*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
208*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
209*4882a593Smuzhiyun 	struct pci_region r_inbound;
210*4882a593Smuzhiyun 	u32 sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE)
211*4882a593Smuzhiyun 					- 1;
212*4882a593Smuzhiyun 	pci_set_region(&r_inbound,
213*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
214*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
215*4882a593Smuzhiyun 		sz_inbound,
216*4882a593Smuzhiyun 		PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	set_inbound_window(pi--, &r_inbound,
219*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* configure inbound window for slave's u-boot image */
222*4882a593Smuzhiyun 	debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
223*4882a593Smuzhiyun 			"Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
224*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
225*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
226*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
227*4882a593Smuzhiyun 	pci_set_region(&r_inbound,
228*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
229*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
230*4882a593Smuzhiyun 		sz_inbound,
231*4882a593Smuzhiyun 		PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	set_inbound_window(pi--, &r_inbound,
234*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* configure inbound window for slave's ucode and ENV */
237*4882a593Smuzhiyun 	debug("PCIEBOOT - MASTER: Inbound window for slave's "
238*4882a593Smuzhiyun 			"ucode and ENV; "
239*4882a593Smuzhiyun 			"Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
240*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
241*4882a593Smuzhiyun 			(u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
242*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
243*4882a593Smuzhiyun 	sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE)
244*4882a593Smuzhiyun 				- 1;
245*4882a593Smuzhiyun 	pci_set_region(&r_inbound,
246*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
247*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
248*4882a593Smuzhiyun 		sz_inbound,
249*4882a593Smuzhiyun 		PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	set_inbound_window(pi--, &r_inbound,
252*4882a593Smuzhiyun 		CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
fsl_pcie_boot_master_release_slave(int port)255*4882a593Smuzhiyun static void fsl_pcie_boot_master_release_slave(int port)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	unsigned long release_addr;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* now release slave's core 0 */
260*4882a593Smuzhiyun 	switch (port) {
261*4882a593Smuzhiyun 	case 1:
262*4882a593Smuzhiyun 		release_addr = CONFIG_SYS_PCIE1_MEM_VIRT
263*4882a593Smuzhiyun 			+ CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE2_MEM_VIRT
266*4882a593Smuzhiyun 	case 2:
267*4882a593Smuzhiyun 		release_addr = CONFIG_SYS_PCIE2_MEM_VIRT
268*4882a593Smuzhiyun 			+ CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE3_MEM_VIRT
272*4882a593Smuzhiyun 	case 3:
273*4882a593Smuzhiyun 		release_addr = CONFIG_SYS_PCIE3_MEM_VIRT
274*4882a593Smuzhiyun 			+ CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
275*4882a593Smuzhiyun 		break;
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun 	default:
278*4882a593Smuzhiyun 		release_addr = 0;
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 	if (release_addr != 0) {
282*4882a593Smuzhiyun 		out_be32((void *)release_addr,
283*4882a593Smuzhiyun 			CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK);
284*4882a593Smuzhiyun 		debug("PCIEBOOT - MASTER: "
285*4882a593Smuzhiyun 			"Release slave successfully! Now the slave should start up!\n");
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		debug("PCIEBOOT - MASTER: "
288*4882a593Smuzhiyun 			"Release slave failed!\n");
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun 
fsl_pci_init(struct pci_controller * hose,struct fsl_pci_info * pci_info)293*4882a593Smuzhiyun void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	u32 cfg_addr = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_addr;
296*4882a593Smuzhiyun 	u32 cfg_data = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_data;
297*4882a593Smuzhiyun 	u16 temp16;
298*4882a593Smuzhiyun 	u32 temp32;
299*4882a593Smuzhiyun 	u32 block_rev;
300*4882a593Smuzhiyun 	int enabled, r, inbound = 0;
301*4882a593Smuzhiyun 	u16 ltssm;
302*4882a593Smuzhiyun 	u8 temp8, pcie_cap;
303*4882a593Smuzhiyun 	int pcie_cap_pos;
304*4882a593Smuzhiyun 	int pci_dcr;
305*4882a593Smuzhiyun 	int pci_dsr;
306*4882a593Smuzhiyun 	int pci_lsr;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
309*4882a593Smuzhiyun 	int pci_lcr;
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
313*4882a593Smuzhiyun 	struct pci_region *reg = hose->regions + hose->region_count;
314*4882a593Smuzhiyun 	pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Initialize ATMU registers based on hose regions and flags */
317*4882a593Smuzhiyun 	volatile pot_t *po = &pci->pot[1];	/* skip 0 */
318*4882a593Smuzhiyun 	volatile pit_t *pi;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	u64 out_hi = 0, out_lo = -1ULL;
321*4882a593Smuzhiyun 	u32 pcicsrbar, pcicsrbar_sz;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	pci_setup_indirect(hose, cfg_addr, cfg_data);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	block_rev = in_be32(&pci->block_rev1);
326*4882a593Smuzhiyun 	if (PEX_IP_BLK_REV_2_2 <= block_rev) {
327*4882a593Smuzhiyun 		pi = &pci->pit[2];	/* 0xDC0 */
328*4882a593Smuzhiyun 	} else {
329*4882a593Smuzhiyun 		pi = &pci->pit[3];	/* 0xDE0 */
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Handle setup of outbound windows first */
333*4882a593Smuzhiyun 	for (r = 0; r < hose->region_count; r++) {
334*4882a593Smuzhiyun 		unsigned long flags = hose->regions[r].flags;
335*4882a593Smuzhiyun 		u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
338*4882a593Smuzhiyun 		if (flags != PCI_REGION_SYS_MEMORY) {
339*4882a593Smuzhiyun 			u64 start = hose->regions[r].bus_start;
340*4882a593Smuzhiyun 			u64 end = start + hose->regions[r].size;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 			out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
343*4882a593Smuzhiyun 			out_be32(&po->potar, start >> 12);
344*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
345*4882a593Smuzhiyun 			out_be32(&po->potear, start >> 44);
346*4882a593Smuzhiyun #else
347*4882a593Smuzhiyun 			out_be32(&po->potear, 0);
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun 			if (hose->regions[r].flags & PCI_REGION_IO) {
350*4882a593Smuzhiyun 				out_be32(&po->powar, POWAR_EN | sz |
351*4882a593Smuzhiyun 					POWAR_IO_READ | POWAR_IO_WRITE);
352*4882a593Smuzhiyun 			} else {
353*4882a593Smuzhiyun 				out_be32(&po->powar, POWAR_EN | sz |
354*4882a593Smuzhiyun 					POWAR_MEM_READ | POWAR_MEM_WRITE);
355*4882a593Smuzhiyun 				out_lo = min(start, out_lo);
356*4882a593Smuzhiyun 				out_hi = max(end, out_hi);
357*4882a593Smuzhiyun 			}
358*4882a593Smuzhiyun 			po++;
359*4882a593Smuzhiyun 		}
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 	debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* setup PCSRBAR/PEXCSRBAR */
364*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
365*4882a593Smuzhiyun 	pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
366*4882a593Smuzhiyun 	pcicsrbar_sz = ~pcicsrbar_sz + 1;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
369*4882a593Smuzhiyun 		(out_lo > 0x100000000ull))
370*4882a593Smuzhiyun 		pcicsrbar = 0x100000000ull - pcicsrbar_sz;
371*4882a593Smuzhiyun 	else
372*4882a593Smuzhiyun 		pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
373*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	out_lo = min(out_lo, (u64)pcicsrbar);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
380*4882a593Smuzhiyun 			pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
381*4882a593Smuzhiyun 	hose->region_count++;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* see if we are a PCIe or PCI controller */
384*4882a593Smuzhiyun 	pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
385*4882a593Smuzhiyun 	pci_dcr = pcie_cap_pos + 0x08;
386*4882a593Smuzhiyun 	pci_dsr = pcie_cap_pos + 0x0a;
387*4882a593Smuzhiyun 	pci_lsr = pcie_cap_pos + 0x12;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
392*4882a593Smuzhiyun 	/* boot from PCIE --master */
393*4882a593Smuzhiyun 	char *s = env_get("bootmaster");
394*4882a593Smuzhiyun 	char pcie[6];
395*4882a593Smuzhiyun 	sprintf(pcie, "PCIE%d", pci_info->pci_num);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (s && (strcmp(s, pcie) == 0)) {
398*4882a593Smuzhiyun 		debug("PCIEBOOT - MASTER: Master port [ %d ] for pcie boot.\n",
399*4882a593Smuzhiyun 				pci_info->pci_num);
400*4882a593Smuzhiyun 		fsl_pcie_boot_master((pit_t *)pi);
401*4882a593Smuzhiyun 	} else {
402*4882a593Smuzhiyun 		/* inbound */
403*4882a593Smuzhiyun 		inbound = fsl_pci_setup_inbound_windows(hose,
404*4882a593Smuzhiyun 					out_lo, pcie_cap, pi);
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun #else
407*4882a593Smuzhiyun 	/* inbound */
408*4882a593Smuzhiyun 	inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	for (r = 0; r < hose->region_count; r++)
412*4882a593Smuzhiyun 		debug("PCI reg:%d %016llx:%016llx %016llx %08lx\n", r,
413*4882a593Smuzhiyun 			(u64)hose->regions[r].phys_start,
414*4882a593Smuzhiyun 			(u64)hose->regions[r].bus_start,
415*4882a593Smuzhiyun 			(u64)hose->regions[r].size,
416*4882a593Smuzhiyun 			hose->regions[r].flags);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	pci_register_hose(hose);
419*4882a593Smuzhiyun 	pciauto_config_init(hose);	/* grab pci_{mem,prefetch,io} */
420*4882a593Smuzhiyun 	hose->current_busno = hose->first_busno;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	out_be32(&pci->pedr, 0xffffffff);	/* Clear any errors */
423*4882a593Smuzhiyun 	out_be32(&pci->peer, ~0x20140);	/* Enable All Error Interrupts except
424*4882a593Smuzhiyun 					 * - Master abort (pci)
425*4882a593Smuzhiyun 					 * - Master PERR (pci)
426*4882a593Smuzhiyun 					 * - ICCA (PCIe)
427*4882a593Smuzhiyun 					 */
428*4882a593Smuzhiyun 	pci_hose_read_config_dword(hose, dev, pci_dcr, &temp32);
429*4882a593Smuzhiyun 	temp32 |= 0xf000e;		/* set URR, FER, NFER (but not CER) */
430*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, pci_dcr, temp32);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
433*4882a593Smuzhiyun 	pci_lcr = pcie_cap_pos + 0x10;
434*4882a593Smuzhiyun 	temp32 = 0;
435*4882a593Smuzhiyun 	pci_hose_read_config_dword(hose, dev, pci_lcr, &temp32);
436*4882a593Smuzhiyun 	temp32 &= ~0x03;		/* Disable ASPM  */
437*4882a593Smuzhiyun 	pci_hose_write_config_dword(hose, dev, pci_lcr, temp32);
438*4882a593Smuzhiyun 	udelay(1);
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun 	if (pcie_cap == PCI_CAP_ID_EXP) {
441*4882a593Smuzhiyun 		if (block_rev >= PEX_IP_BLK_REV_3_0) {
442*4882a593Smuzhiyun #define PEX_CSR0_LTSSM_MASK	0xFC
443*4882a593Smuzhiyun #define PEX_CSR0_LTSSM_SHIFT	2
444*4882a593Smuzhiyun 			ltssm = (in_be32(&pci->pex_csr0)
445*4882a593Smuzhiyun 				& PEX_CSR0_LTSSM_MASK) >> PEX_CSR0_LTSSM_SHIFT;
446*4882a593Smuzhiyun 			enabled = (ltssm == 0x11) ? 1 : 0;
447*4882a593Smuzhiyun #ifdef CONFIG_FSL_PCIE_RESET
448*4882a593Smuzhiyun 			int i;
449*4882a593Smuzhiyun 			/* assert PCIe reset */
450*4882a593Smuzhiyun 			setbits_be32(&pci->pdb_stat, 0x08000000);
451*4882a593Smuzhiyun 			(void) in_be32(&pci->pdb_stat);
452*4882a593Smuzhiyun 			udelay(1000);
453*4882a593Smuzhiyun 			/* clear PCIe reset */
454*4882a593Smuzhiyun 			clrbits_be32(&pci->pdb_stat, 0x08000000);
455*4882a593Smuzhiyun 			asm("sync;isync");
456*4882a593Smuzhiyun 			for (i = 0; i < 100 && ltssm < PCI_LTSSM_L0; i++) {
457*4882a593Smuzhiyun 				pci_hose_read_config_word(hose, dev, PCI_LTSSM,
458*4882a593Smuzhiyun 							  &ltssm);
459*4882a593Smuzhiyun 				udelay(1000);
460*4882a593Smuzhiyun 			}
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun 		} else {
463*4882a593Smuzhiyun 		/* pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm); */
464*4882a593Smuzhiyun 		/* enabled = ltssm >= PCI_LTSSM_L0; */
465*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
466*4882a593Smuzhiyun 		enabled = ltssm >= PCI_LTSSM_L0;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #ifdef CONFIG_FSL_PCIE_RESET
469*4882a593Smuzhiyun 		if (ltssm == 1) {
470*4882a593Smuzhiyun 			int i;
471*4882a593Smuzhiyun 			debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
472*4882a593Smuzhiyun 			/* assert PCIe reset */
473*4882a593Smuzhiyun 			setbits_be32(&pci->pdb_stat, 0x08000000);
474*4882a593Smuzhiyun 			(void) in_be32(&pci->pdb_stat);
475*4882a593Smuzhiyun 			udelay(100);
476*4882a593Smuzhiyun 			debug("  Asserting PCIe reset @%p = %x\n",
477*4882a593Smuzhiyun 			      &pci->pdb_stat, in_be32(&pci->pdb_stat));
478*4882a593Smuzhiyun 			/* clear PCIe reset */
479*4882a593Smuzhiyun 			clrbits_be32(&pci->pdb_stat, 0x08000000);
480*4882a593Smuzhiyun 			asm("sync;isync");
481*4882a593Smuzhiyun 			for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
482*4882a593Smuzhiyun 				pci_hose_read_config_word(hose, dev, PCI_LTSSM,
483*4882a593Smuzhiyun 							&ltssm);
484*4882a593Smuzhiyun 				udelay(1000);
485*4882a593Smuzhiyun 				debug("....PCIe link error. "
486*4882a593Smuzhiyun 				      "LTSSM=0x%02x.\n", ltssm);
487*4882a593Smuzhiyun 			}
488*4882a593Smuzhiyun 			enabled = ltssm >= PCI_LTSSM_L0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 			/* we need to re-write the bar0 since a reset will
491*4882a593Smuzhiyun 			 * clear it
492*4882a593Smuzhiyun 			 */
493*4882a593Smuzhiyun 			pci_hose_write_config_dword(hose, dev,
494*4882a593Smuzhiyun 					PCI_BASE_ADDRESS_0, pcicsrbar);
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #ifdef CONFIG_SYS_P4080_ERRATUM_PCIE_A003
500*4882a593Smuzhiyun 		if (enabled == 0) {
501*4882a593Smuzhiyun 			serdes_corenet_t *srds_regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
502*4882a593Smuzhiyun 			temp32 = in_be32(&srds_regs->srdspccr0);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 			if ((temp32 >> 28) == 3) {
505*4882a593Smuzhiyun 				int i;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 				out_be32(&srds_regs->srdspccr0, 2 << 28);
508*4882a593Smuzhiyun 				setbits_be32(&pci->pdb_stat, 0x08000000);
509*4882a593Smuzhiyun 				in_be32(&pci->pdb_stat);
510*4882a593Smuzhiyun 				udelay(100);
511*4882a593Smuzhiyun 				clrbits_be32(&pci->pdb_stat, 0x08000000);
512*4882a593Smuzhiyun 				asm("sync;isync");
513*4882a593Smuzhiyun 				for (i=0; i < 100 && ltssm < PCI_LTSSM_L0; i++) {
514*4882a593Smuzhiyun 					pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
515*4882a593Smuzhiyun 					udelay(1000);
516*4882a593Smuzhiyun 				}
517*4882a593Smuzhiyun 				enabled = ltssm >= PCI_LTSSM_L0;
518*4882a593Smuzhiyun 			}
519*4882a593Smuzhiyun 		}
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun 		if (!enabled) {
522*4882a593Smuzhiyun 			/* Let the user know there's no PCIe link for root
523*4882a593Smuzhiyun 			 * complex. for endpoint, the link may not setup, so
524*4882a593Smuzhiyun 			 * print undetermined.
525*4882a593Smuzhiyun 			 */
526*4882a593Smuzhiyun 			if (fsl_is_pci_agent(hose))
527*4882a593Smuzhiyun 				printf("undetermined, regs @ 0x%lx\n", pci_info->regs);
528*4882a593Smuzhiyun 			else
529*4882a593Smuzhiyun 				printf("no link, regs @ 0x%lx\n", pci_info->regs);
530*4882a593Smuzhiyun 			hose->last_busno = hose->first_busno;
531*4882a593Smuzhiyun 			return;
532*4882a593Smuzhiyun 		}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		out_be32(&pci->pme_msg_det, 0xffffffff);
535*4882a593Smuzhiyun 		out_be32(&pci->pme_msg_int_en, 0xffffffff);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		/* Print the negotiated PCIe link width */
538*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, pci_lsr, &temp16);
539*4882a593Smuzhiyun 		printf("x%d gen%d, regs @ 0x%lx\n", (temp16 & 0x3f0) >> 4,
540*4882a593Smuzhiyun 		       (temp16 & 0xf), pci_info->regs);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		hose->current_busno++; /* Start scan with secondary */
543*4882a593Smuzhiyun 		pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A007815
547*4882a593Smuzhiyun 	/* The Read-Only Write Enable bit defaults to 1 instead of 0.
548*4882a593Smuzhiyun 	 * Set to 0 to protect the read-only registers.
549*4882a593Smuzhiyun 	 */
550*4882a593Smuzhiyun 	clrbits_be32(&pci->dbi_ro_wr_en, 0x01);
551*4882a593Smuzhiyun #endif
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Use generic setup_device to initialize standard pci regs,
554*4882a593Smuzhiyun 	 * but do not allocate any windows since any BAR found (such
555*4882a593Smuzhiyun 	 * as PCSRBAR) is not in this cpu's memory space.
556*4882a593Smuzhiyun 	 */
557*4882a593Smuzhiyun 	pciauto_setup_device(hose, dev, 0, hose->pci_mem,
558*4882a593Smuzhiyun 			     hose->pci_prefetch, hose->pci_io);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (inbound) {
561*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
562*4882a593Smuzhiyun 		pci_hose_write_config_word(hose, dev, PCI_COMMAND,
563*4882a593Smuzhiyun 					   temp16 | PCI_COMMAND_MEMORY);
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun #ifndef CONFIG_PCI_NOSCAN
567*4882a593Smuzhiyun 	if (!fsl_is_pci_agent(hose)) {
568*4882a593Smuzhiyun 		debug("           Scanning PCI bus %02x\n",
569*4882a593Smuzhiyun 			hose->current_busno);
570*4882a593Smuzhiyun 		hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
571*4882a593Smuzhiyun 	} else {
572*4882a593Smuzhiyun 		debug("           Not scanning PCI bus %02x. PI=%x\n",
573*4882a593Smuzhiyun 			hose->current_busno, temp8);
574*4882a593Smuzhiyun 		hose->last_busno = hose->current_busno;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* if we are PCIe - update limit regs and subordinate busno
578*4882a593Smuzhiyun 	 * for the virtual P2P bridge
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	if (pcie_cap == PCI_CAP_ID_EXP) {
581*4882a593Smuzhiyun 		pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun #else
584*4882a593Smuzhiyun 	hose->last_busno = hose->current_busno;
585*4882a593Smuzhiyun #endif
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Clear all error indications */
588*4882a593Smuzhiyun 	if (pcie_cap == PCI_CAP_ID_EXP)
589*4882a593Smuzhiyun 		out_be32(&pci->pme_msg_det, 0xffffffff);
590*4882a593Smuzhiyun 	out_be32(&pci->pedr, 0xffffffff);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	pci_hose_read_config_word(hose, dev, pci_dsr, &temp16);
593*4882a593Smuzhiyun 	if (temp16) {
594*4882a593Smuzhiyun 		pci_hose_write_config_word(hose, dev, pci_dsr, 0xffff);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
598*4882a593Smuzhiyun 	if (temp16) {
599*4882a593Smuzhiyun 		pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
fsl_is_pci_agent(struct pci_controller * hose)603*4882a593Smuzhiyun int fsl_is_pci_agent(struct pci_controller *hose)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	int pcie_cap_pos;
606*4882a593Smuzhiyun 	u8 pcie_cap;
607*4882a593Smuzhiyun 	pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
610*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
611*4882a593Smuzhiyun 	if (pcie_cap == PCI_CAP_ID_EXP) {
612*4882a593Smuzhiyun 		u8 header_type;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE,
615*4882a593Smuzhiyun 					  &header_type);
616*4882a593Smuzhiyun 		return (header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL;
617*4882a593Smuzhiyun 	} else {
618*4882a593Smuzhiyun 		u8 prog_if;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
621*4882a593Smuzhiyun 		/* Programming Interface (PCI_CLASS_PROG)
622*4882a593Smuzhiyun 		 * 0 == pci host or pcie root-complex,
623*4882a593Smuzhiyun 		 * 1 == pci agent or pcie end-point
624*4882a593Smuzhiyun 		 */
625*4882a593Smuzhiyun 		return (prog_if == FSL_PROG_IF_AGENT);
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
fsl_pci_init_port(struct fsl_pci_info * pci_info,struct pci_controller * hose,int busno)629*4882a593Smuzhiyun int fsl_pci_init_port(struct fsl_pci_info *pci_info,
630*4882a593Smuzhiyun 			struct pci_controller *hose, int busno)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	volatile ccsr_fsl_pci_t *pci;
633*4882a593Smuzhiyun 	struct pci_region *r;
634*4882a593Smuzhiyun 	pci_dev_t dev = PCI_BDF(busno,0,0);
635*4882a593Smuzhiyun 	int pcie_cap_pos;
636*4882a593Smuzhiyun 	u8 pcie_cap;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	pci = (ccsr_fsl_pci_t *) pci_info->regs;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* on non-PCIe controllers we don't have pme_msg_det so this code
641*4882a593Smuzhiyun 	 * should do nothing since the read will return 0
642*4882a593Smuzhiyun 	 */
643*4882a593Smuzhiyun 	if (in_be32(&pci->pme_msg_det)) {
644*4882a593Smuzhiyun 		out_be32(&pci->pme_msg_det, 0xffffffff);
645*4882a593Smuzhiyun 		debug (" with errors.  Clearing.  Now 0x%08x",
646*4882a593Smuzhiyun 			pci->pme_msg_det);
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	r = hose->regions + hose->region_count;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* outbound memory */
652*4882a593Smuzhiyun 	pci_set_region(r++,
653*4882a593Smuzhiyun 			pci_info->mem_bus,
654*4882a593Smuzhiyun 			pci_info->mem_phys,
655*4882a593Smuzhiyun 			pci_info->mem_size,
656*4882a593Smuzhiyun 			PCI_REGION_MEM);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* outbound io */
659*4882a593Smuzhiyun 	pci_set_region(r++,
660*4882a593Smuzhiyun 			pci_info->io_bus,
661*4882a593Smuzhiyun 			pci_info->io_phys,
662*4882a593Smuzhiyun 			pci_info->io_size,
663*4882a593Smuzhiyun 			PCI_REGION_IO);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	hose->region_count = r - hose->regions;
666*4882a593Smuzhiyun 	hose->first_busno = busno;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	fsl_pci_init(hose, pci_info);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (fsl_is_pci_agent(hose)) {
671*4882a593Smuzhiyun 		fsl_pci_config_unlock(hose);
672*4882a593Smuzhiyun 		hose->last_busno = hose->first_busno;
673*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
674*4882a593Smuzhiyun 	} else {
675*4882a593Smuzhiyun 		/* boot from PCIE --master releases slave's core 0 */
676*4882a593Smuzhiyun 		char *s = env_get("bootmaster");
677*4882a593Smuzhiyun 		char pcie[6];
678*4882a593Smuzhiyun 		sprintf(pcie, "PCIE%d", pci_info->pci_num);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		if (s && (strcmp(s, pcie) == 0))
681*4882a593Smuzhiyun 			fsl_pcie_boot_master_release_slave(pci_info->pci_num);
682*4882a593Smuzhiyun #endif
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
686*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
687*4882a593Smuzhiyun 	printf("PCI%s%x: Bus %02x - %02x\n", pcie_cap == PCI_CAP_ID_EXP ?
688*4882a593Smuzhiyun 		"e" : "", pci_info->pci_num,
689*4882a593Smuzhiyun 		hose->first_busno, hose->last_busno);
690*4882a593Smuzhiyun 	return(hose->last_busno + 1);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* Enable inbound PCI config cycles for agent/endpoint interface */
fsl_pci_config_unlock(struct pci_controller * hose)694*4882a593Smuzhiyun void fsl_pci_config_unlock(struct pci_controller *hose)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
697*4882a593Smuzhiyun 	int pcie_cap_pos;
698*4882a593Smuzhiyun 	u8 pcie_cap;
699*4882a593Smuzhiyun 	u16 pbfr;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (!fsl_is_pci_agent(hose))
702*4882a593Smuzhiyun 		return;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
705*4882a593Smuzhiyun 	pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
706*4882a593Smuzhiyun 	if (pcie_cap != 0x0) {
707*4882a593Smuzhiyun 		ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)hose->cfg_addr;
708*4882a593Smuzhiyun 		u32 block_rev = in_be32(&pci->block_rev1);
709*4882a593Smuzhiyun 		/* PCIe - set CFG_READY bit of Configuration Ready Register */
710*4882a593Smuzhiyun 		if (block_rev >= PEX_IP_BLK_REV_3_0)
711*4882a593Smuzhiyun 			setbits_be32(&pci->config, FSL_PCIE_V3_CFG_RDY);
712*4882a593Smuzhiyun 		else
713*4882a593Smuzhiyun 			pci_hose_write_config_byte(hose, dev,
714*4882a593Smuzhiyun 						   FSL_PCIE_CFG_RDY, 0x1);
715*4882a593Smuzhiyun 	} else {
716*4882a593Smuzhiyun 		/* PCI - clear ACL bit of PBFR */
717*4882a593Smuzhiyun 		pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
718*4882a593Smuzhiyun 		pbfr &= ~0x20;
719*4882a593Smuzhiyun 		pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
720*4882a593Smuzhiyun 	}
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || \
724*4882a593Smuzhiyun     defined(CONFIG_PCIE3) || defined(CONFIG_PCIE4)
fsl_configure_pcie(struct fsl_pci_info * info,struct pci_controller * hose,const char * connected,int busno)725*4882a593Smuzhiyun int fsl_configure_pcie(struct fsl_pci_info *info,
726*4882a593Smuzhiyun 			struct pci_controller *hose,
727*4882a593Smuzhiyun 			const char *connected, int busno)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	int is_endpoint;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	set_next_law(info->mem_phys, law_size_bits(info->mem_size), info->law);
732*4882a593Smuzhiyun 	set_next_law(info->io_phys, law_size_bits(info->io_size), info->law);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	is_endpoint = fsl_setup_hose(hose, info->regs);
735*4882a593Smuzhiyun 	printf("PCIe%u: %s", info->pci_num,
736*4882a593Smuzhiyun 		is_endpoint ? "Endpoint" : "Root Complex");
737*4882a593Smuzhiyun 	if (connected)
738*4882a593Smuzhiyun 		printf(" of %s", connected);
739*4882a593Smuzhiyun 	puts(", ");
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return fsl_pci_init_port(info, hose, busno);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun #if defined(CONFIG_FSL_CORENET)
745*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
746*4882a593Smuzhiyun 	#define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR3_PCIE1
747*4882a593Smuzhiyun 	#define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR3_PCIE2
748*4882a593Smuzhiyun 	#define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR3_PCIE3
749*4882a593Smuzhiyun 	#define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR3_PCIE4
750*4882a593Smuzhiyun #else
751*4882a593Smuzhiyun 	#define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR_PCIE1
752*4882a593Smuzhiyun 	#define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR_PCIE2
753*4882a593Smuzhiyun 	#define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR_PCIE3
754*4882a593Smuzhiyun 	#define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR_PCIE4
755*4882a593Smuzhiyun #endif
756*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
757*4882a593Smuzhiyun #elif defined(CONFIG_MPC85xx)
758*4882a593Smuzhiyun 	#define _DEVDISR_PCIE1 MPC85xx_DEVDISR_PCIE
759*4882a593Smuzhiyun 	#define _DEVDISR_PCIE2 MPC85xx_DEVDISR_PCIE2
760*4882a593Smuzhiyun 	#define _DEVDISR_PCIE3 MPC85xx_DEVDISR_PCIE3
761*4882a593Smuzhiyun 	#define _DEVDISR_PCIE4 0
762*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
763*4882a593Smuzhiyun #elif defined(CONFIG_MPC86xx)
764*4882a593Smuzhiyun 	#define _DEVDISR_PCIE1 MPC86xx_DEVDISR_PCIE1
765*4882a593Smuzhiyun 	#define _DEVDISR_PCIE2 MPC86xx_DEVDISR_PCIE2
766*4882a593Smuzhiyun 	#define _DEVDISR_PCIE3 0
767*4882a593Smuzhiyun 	#define _DEVDISR_PCIE4 0
768*4882a593Smuzhiyun 	#define CONFIG_SYS_MPC8xxx_GUTS_ADDR \
769*4882a593Smuzhiyun 		(&((immap_t *)CONFIG_SYS_IMMR)->im_gur)
770*4882a593Smuzhiyun #else
771*4882a593Smuzhiyun #error "No defines for DEVDISR_PCIE"
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /* Implement a dummy function for those platforms w/o SERDES */
__board_serdes_name(enum srds_prtcl device)775*4882a593Smuzhiyun static const char *__board_serdes_name(enum srds_prtcl device)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	switch (device) {
778*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE1_NAME
779*4882a593Smuzhiyun 	case PCIE1:
780*4882a593Smuzhiyun 		return CONFIG_SYS_PCIE1_NAME;
781*4882a593Smuzhiyun #endif
782*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE2_NAME
783*4882a593Smuzhiyun 	case PCIE2:
784*4882a593Smuzhiyun 		return CONFIG_SYS_PCIE2_NAME;
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE3_NAME
787*4882a593Smuzhiyun 	case PCIE3:
788*4882a593Smuzhiyun 		return CONFIG_SYS_PCIE3_NAME;
789*4882a593Smuzhiyun #endif
790*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCIE4_NAME
791*4882a593Smuzhiyun 	case PCIE4:
792*4882a593Smuzhiyun 		return CONFIG_SYS_PCIE4_NAME;
793*4882a593Smuzhiyun #endif
794*4882a593Smuzhiyun 	default:
795*4882a593Smuzhiyun 		return NULL;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	return NULL;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun __attribute__((weak, alias("__board_serdes_name"))) const char *
802*4882a593Smuzhiyun board_serdes_name(enum srds_prtcl device);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun static u32 devdisr_mask[] = {
805*4882a593Smuzhiyun 	_DEVDISR_PCIE1,
806*4882a593Smuzhiyun 	_DEVDISR_PCIE2,
807*4882a593Smuzhiyun 	_DEVDISR_PCIE3,
808*4882a593Smuzhiyun 	_DEVDISR_PCIE4,
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun 
fsl_pcie_init_ctrl(int busno,u32 devdisr,enum srds_prtcl dev,struct fsl_pci_info * pci_info)811*4882a593Smuzhiyun int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
812*4882a593Smuzhiyun 			struct fsl_pci_info *pci_info)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct pci_controller *hose;
815*4882a593Smuzhiyun 	int num = dev - PCIE1;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	hose = calloc(1, sizeof(struct pci_controller));
818*4882a593Smuzhiyun 	if (!hose)
819*4882a593Smuzhiyun 		return busno;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (is_serdes_configured(dev) && !(devdisr & devdisr_mask[num])) {
822*4882a593Smuzhiyun 		busno = fsl_configure_pcie(pci_info, hose,
823*4882a593Smuzhiyun 				board_serdes_name(dev), busno);
824*4882a593Smuzhiyun 	} else {
825*4882a593Smuzhiyun 		printf("PCIe%d: disabled\n", num + 1);
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return busno;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
fsl_pcie_init_board(int busno)831*4882a593Smuzhiyun int fsl_pcie_init_board(int busno)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct fsl_pci_info pci_info;
834*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC8xxx_GUTS_ADDR;
835*4882a593Smuzhiyun 	u32 devdisr;
836*4882a593Smuzhiyun 	u32 *addr;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
839*4882a593Smuzhiyun 	addr = &gur->devdisr3;
840*4882a593Smuzhiyun #else
841*4882a593Smuzhiyun 	addr = &gur->devdisr;
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun 	devdisr = in_be32(addr);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun #ifdef CONFIG_PCIE1
846*4882a593Smuzhiyun 	SET_STD_PCIE_INFO(pci_info, 1);
847*4882a593Smuzhiyun 	busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE1, &pci_info);
848*4882a593Smuzhiyun #else
849*4882a593Smuzhiyun 	setbits_be32(addr, _DEVDISR_PCIE1); /* disable */
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun #ifdef CONFIG_PCIE2
853*4882a593Smuzhiyun 	SET_STD_PCIE_INFO(pci_info, 2);
854*4882a593Smuzhiyun 	busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE2, &pci_info);
855*4882a593Smuzhiyun #else
856*4882a593Smuzhiyun 	setbits_be32(addr, _DEVDISR_PCIE2); /* disable */
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun #ifdef CONFIG_PCIE3
860*4882a593Smuzhiyun 	SET_STD_PCIE_INFO(pci_info, 3);
861*4882a593Smuzhiyun 	busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE3, &pci_info);
862*4882a593Smuzhiyun #else
863*4882a593Smuzhiyun 	setbits_be32(addr, _DEVDISR_PCIE3); /* disable */
864*4882a593Smuzhiyun #endif
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #ifdef CONFIG_PCIE4
867*4882a593Smuzhiyun 	SET_STD_PCIE_INFO(pci_info, 4);
868*4882a593Smuzhiyun 	busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE4, &pci_info);
869*4882a593Smuzhiyun #else
870*4882a593Smuzhiyun 	setbits_be32(addr, _DEVDISR_PCIE4); /* disable */
871*4882a593Smuzhiyun #endif
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun  	return busno;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun #else
fsl_pcie_init_ctrl(int busno,u32 devdisr,enum srds_prtcl dev,struct fsl_pci_info * pci_info)876*4882a593Smuzhiyun int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
877*4882a593Smuzhiyun 			struct fsl_pci_info *pci_info)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	return busno;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
fsl_pcie_init_board(int busno)882*4882a593Smuzhiyun int fsl_pcie_init_board(int busno)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	return busno;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun #endif
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
889*4882a593Smuzhiyun #include <linux/libfdt.h>
890*4882a593Smuzhiyun #include <fdt_support.h>
891*4882a593Smuzhiyun 
ft_fsl_pci_setup(void * blob,const char * pci_compat,unsigned long ctrl_addr)892*4882a593Smuzhiyun void ft_fsl_pci_setup(void *blob, const char *pci_compat,
893*4882a593Smuzhiyun 			unsigned long ctrl_addr)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	int off;
896*4882a593Smuzhiyun 	u32 bus_range[2];
897*4882a593Smuzhiyun 	phys_addr_t p_ctrl_addr = (phys_addr_t)ctrl_addr;
898*4882a593Smuzhiyun 	struct pci_controller *hose;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	hose = find_hose_by_cfg_addr((void *)(ctrl_addr));
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* convert ctrl_addr to true physical address */
903*4882a593Smuzhiyun 	p_ctrl_addr = (phys_addr_t)ctrl_addr - CONFIG_SYS_CCSRBAR;
904*4882a593Smuzhiyun 	p_ctrl_addr += CONFIG_SYS_CCSRBAR_PHYS;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	off = fdt_node_offset_by_compat_reg(blob, pci_compat, p_ctrl_addr);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (off < 0)
909*4882a593Smuzhiyun 		return;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* We assume a cfg_addr not being set means we didn't setup the controller */
912*4882a593Smuzhiyun 	if ((hose == NULL) || (hose->cfg_addr == NULL)) {
913*4882a593Smuzhiyun 		fdt_del_node(blob, off);
914*4882a593Smuzhiyun 	} else {
915*4882a593Smuzhiyun 		bus_range[0] = 0;
916*4882a593Smuzhiyun 		bus_range[1] = hose->last_busno - hose->first_busno;
917*4882a593Smuzhiyun 		fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
918*4882a593Smuzhiyun 		fdt_pci_dma_ranges(blob, off, hose);
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun #endif
922