1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 NXP Semiconductors
3*4882a593Smuzhiyun * Copyright (C) 2017 Bin Meng <bmeng.cn@gmail.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __DRIVER_NVME_H__
9*4882a593Smuzhiyun #define __DRIVER_NVME_H__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct nvme_id_power_state {
14*4882a593Smuzhiyun __le16 max_power; /* centiwatts */
15*4882a593Smuzhiyun __u8 rsvd2;
16*4882a593Smuzhiyun __u8 flags;
17*4882a593Smuzhiyun __le32 entry_lat; /* microseconds */
18*4882a593Smuzhiyun __le32 exit_lat; /* microseconds */
19*4882a593Smuzhiyun __u8 read_tput;
20*4882a593Smuzhiyun __u8 read_lat;
21*4882a593Smuzhiyun __u8 write_tput;
22*4882a593Smuzhiyun __u8 write_lat;
23*4882a593Smuzhiyun __le16 idle_power;
24*4882a593Smuzhiyun __u8 idle_scale;
25*4882a593Smuzhiyun __u8 rsvd19;
26*4882a593Smuzhiyun __le16 active_power;
27*4882a593Smuzhiyun __u8 active_work_scale;
28*4882a593Smuzhiyun __u8 rsvd23[9];
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
33*4882a593Smuzhiyun NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct nvme_id_ctrl {
37*4882a593Smuzhiyun __le16 vid;
38*4882a593Smuzhiyun __le16 ssvid;
39*4882a593Smuzhiyun char sn[20];
40*4882a593Smuzhiyun char mn[40];
41*4882a593Smuzhiyun char fr[8];
42*4882a593Smuzhiyun __u8 rab;
43*4882a593Smuzhiyun __u8 ieee[3];
44*4882a593Smuzhiyun __u8 mic;
45*4882a593Smuzhiyun __u8 mdts;
46*4882a593Smuzhiyun __u16 cntlid;
47*4882a593Smuzhiyun __u32 ver;
48*4882a593Smuzhiyun __u8 rsvd84[172];
49*4882a593Smuzhiyun __le16 oacs;
50*4882a593Smuzhiyun __u8 acl;
51*4882a593Smuzhiyun __u8 aerl;
52*4882a593Smuzhiyun __u8 frmw;
53*4882a593Smuzhiyun __u8 lpa;
54*4882a593Smuzhiyun __u8 elpe;
55*4882a593Smuzhiyun __u8 npss;
56*4882a593Smuzhiyun __u8 avscc;
57*4882a593Smuzhiyun __u8 apsta;
58*4882a593Smuzhiyun __le16 wctemp;
59*4882a593Smuzhiyun __le16 cctemp;
60*4882a593Smuzhiyun __u8 rsvd270[242];
61*4882a593Smuzhiyun __u8 sqes;
62*4882a593Smuzhiyun __u8 cqes;
63*4882a593Smuzhiyun __u8 rsvd514[2];
64*4882a593Smuzhiyun __le32 nn;
65*4882a593Smuzhiyun __le16 oncs;
66*4882a593Smuzhiyun __le16 fuses;
67*4882a593Smuzhiyun __u8 fna;
68*4882a593Smuzhiyun __u8 vwc;
69*4882a593Smuzhiyun __le16 awun;
70*4882a593Smuzhiyun __le16 awupf;
71*4882a593Smuzhiyun __u8 nvscc;
72*4882a593Smuzhiyun __u8 rsvd531;
73*4882a593Smuzhiyun __le16 acwu;
74*4882a593Smuzhiyun __u8 rsvd534[2];
75*4882a593Smuzhiyun __le32 sgls;
76*4882a593Smuzhiyun __u8 rsvd540[1508];
77*4882a593Smuzhiyun struct nvme_id_power_state psd[32];
78*4882a593Smuzhiyun __u8 vs[1024];
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun enum {
82*4882a593Smuzhiyun NVME_CTRL_ONCS_COMPARE = 1 << 0,
83*4882a593Smuzhiyun NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
84*4882a593Smuzhiyun NVME_CTRL_ONCS_DSM = 1 << 2,
85*4882a593Smuzhiyun NVME_CTRL_VWC_PRESENT = 1 << 0,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct nvme_lbaf {
89*4882a593Smuzhiyun __le16 ms;
90*4882a593Smuzhiyun __u8 ds;
91*4882a593Smuzhiyun __u8 rp;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct nvme_id_ns {
95*4882a593Smuzhiyun __le64 nsze;
96*4882a593Smuzhiyun __le64 ncap;
97*4882a593Smuzhiyun __le64 nuse;
98*4882a593Smuzhiyun __u8 nsfeat;
99*4882a593Smuzhiyun __u8 nlbaf;
100*4882a593Smuzhiyun __u8 flbas;
101*4882a593Smuzhiyun __u8 mc;
102*4882a593Smuzhiyun __u8 dpc;
103*4882a593Smuzhiyun __u8 dps;
104*4882a593Smuzhiyun __u8 nmic;
105*4882a593Smuzhiyun __u8 rescap;
106*4882a593Smuzhiyun __u8 fpi;
107*4882a593Smuzhiyun __u8 rsvd33;
108*4882a593Smuzhiyun __le16 nawun;
109*4882a593Smuzhiyun __le16 nawupf;
110*4882a593Smuzhiyun __le16 nacwu;
111*4882a593Smuzhiyun __le16 nabsn;
112*4882a593Smuzhiyun __le16 nabo;
113*4882a593Smuzhiyun __le16 nabspf;
114*4882a593Smuzhiyun __u16 rsvd46;
115*4882a593Smuzhiyun __le64 nvmcap[2];
116*4882a593Smuzhiyun __u8 rsvd64[40];
117*4882a593Smuzhiyun __u8 nguid[16];
118*4882a593Smuzhiyun __u8 eui64[8];
119*4882a593Smuzhiyun struct nvme_lbaf lbaf[16];
120*4882a593Smuzhiyun __u8 rsvd192[192];
121*4882a593Smuzhiyun __u8 vs[3712];
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun enum {
125*4882a593Smuzhiyun NVME_NS_FEAT_THIN = 1 << 0,
126*4882a593Smuzhiyun NVME_NS_FLBAS_LBA_MASK = 0xf,
127*4882a593Smuzhiyun NVME_NS_FLBAS_META_EXT = 0x10,
128*4882a593Smuzhiyun NVME_LBAF_RP_BEST = 0,
129*4882a593Smuzhiyun NVME_LBAF_RP_BETTER = 1,
130*4882a593Smuzhiyun NVME_LBAF_RP_GOOD = 2,
131*4882a593Smuzhiyun NVME_LBAF_RP_DEGRADED = 3,
132*4882a593Smuzhiyun NVME_NS_DPC_PI_LAST = 1 << 4,
133*4882a593Smuzhiyun NVME_NS_DPC_PI_FIRST = 1 << 3,
134*4882a593Smuzhiyun NVME_NS_DPC_PI_TYPE3 = 1 << 2,
135*4882a593Smuzhiyun NVME_NS_DPC_PI_TYPE2 = 1 << 1,
136*4882a593Smuzhiyun NVME_NS_DPC_PI_TYPE1 = 1 << 0,
137*4882a593Smuzhiyun NVME_NS_DPS_PI_FIRST = 1 << 3,
138*4882a593Smuzhiyun NVME_NS_DPS_PI_MASK = 0x7,
139*4882a593Smuzhiyun NVME_NS_DPS_PI_TYPE1 = 1,
140*4882a593Smuzhiyun NVME_NS_DPS_PI_TYPE2 = 2,
141*4882a593Smuzhiyun NVME_NS_DPS_PI_TYPE3 = 3,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun struct nvme_smart_log {
145*4882a593Smuzhiyun __u8 critical_warning;
146*4882a593Smuzhiyun __u8 temperature[2];
147*4882a593Smuzhiyun __u8 avail_spare;
148*4882a593Smuzhiyun __u8 spare_thresh;
149*4882a593Smuzhiyun __u8 percent_used;
150*4882a593Smuzhiyun __u8 rsvd6[26];
151*4882a593Smuzhiyun __u8 data_units_read[16];
152*4882a593Smuzhiyun __u8 data_units_written[16];
153*4882a593Smuzhiyun __u8 host_reads[16];
154*4882a593Smuzhiyun __u8 host_writes[16];
155*4882a593Smuzhiyun __u8 ctrl_busy_time[16];
156*4882a593Smuzhiyun __u8 power_cycles[16];
157*4882a593Smuzhiyun __u8 power_on_hours[16];
158*4882a593Smuzhiyun __u8 unsafe_shutdowns[16];
159*4882a593Smuzhiyun __u8 media_errors[16];
160*4882a593Smuzhiyun __u8 num_err_log_entries[16];
161*4882a593Smuzhiyun __le32 warning_temp_time;
162*4882a593Smuzhiyun __le32 critical_comp_time;
163*4882a593Smuzhiyun __le16 temp_sensor[8];
164*4882a593Smuzhiyun __u8 rsvd216[296];
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun enum {
168*4882a593Smuzhiyun NVME_SMART_CRIT_SPARE = 1 << 0,
169*4882a593Smuzhiyun NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
170*4882a593Smuzhiyun NVME_SMART_CRIT_RELIABILITY = 1 << 2,
171*4882a593Smuzhiyun NVME_SMART_CRIT_MEDIA = 1 << 3,
172*4882a593Smuzhiyun NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct nvme_lba_range_type {
176*4882a593Smuzhiyun __u8 type;
177*4882a593Smuzhiyun __u8 attributes;
178*4882a593Smuzhiyun __u8 rsvd2[14];
179*4882a593Smuzhiyun __u64 slba;
180*4882a593Smuzhiyun __u64 nlb;
181*4882a593Smuzhiyun __u8 guid[16];
182*4882a593Smuzhiyun __u8 rsvd48[16];
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum {
186*4882a593Smuzhiyun NVME_LBART_TYPE_FS = 0x01,
187*4882a593Smuzhiyun NVME_LBART_TYPE_RAID = 0x02,
188*4882a593Smuzhiyun NVME_LBART_TYPE_CACHE = 0x03,
189*4882a593Smuzhiyun NVME_LBART_TYPE_SWAP = 0x04,
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun NVME_LBART_ATTRIB_TEMP = 1 << 0,
192*4882a593Smuzhiyun NVME_LBART_ATTRIB_HIDE = 1 << 1,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct nvme_reservation_status {
196*4882a593Smuzhiyun __le32 gen;
197*4882a593Smuzhiyun __u8 rtype;
198*4882a593Smuzhiyun __u8 regctl[2];
199*4882a593Smuzhiyun __u8 resv5[2];
200*4882a593Smuzhiyun __u8 ptpls;
201*4882a593Smuzhiyun __u8 resv10[13];
202*4882a593Smuzhiyun struct {
203*4882a593Smuzhiyun __le16 cntlid;
204*4882a593Smuzhiyun __u8 rcsts;
205*4882a593Smuzhiyun __u8 resv3[5];
206*4882a593Smuzhiyun __le64 hostid;
207*4882a593Smuzhiyun __le64 rkey;
208*4882a593Smuzhiyun } regctl_ds[];
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* I/O commands */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun enum nvme_opcode {
214*4882a593Smuzhiyun nvme_cmd_flush = 0x00,
215*4882a593Smuzhiyun nvme_cmd_write = 0x01,
216*4882a593Smuzhiyun nvme_cmd_read = 0x02,
217*4882a593Smuzhiyun nvme_cmd_write_uncor = 0x04,
218*4882a593Smuzhiyun nvme_cmd_compare = 0x05,
219*4882a593Smuzhiyun nvme_cmd_write_zeroes = 0x08,
220*4882a593Smuzhiyun nvme_cmd_dsm = 0x09,
221*4882a593Smuzhiyun nvme_cmd_resv_register = 0x0d,
222*4882a593Smuzhiyun nvme_cmd_resv_report = 0x0e,
223*4882a593Smuzhiyun nvme_cmd_resv_acquire = 0x11,
224*4882a593Smuzhiyun nvme_cmd_resv_release = 0x15,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct nvme_common_command {
228*4882a593Smuzhiyun __u8 opcode;
229*4882a593Smuzhiyun __u8 flags;
230*4882a593Smuzhiyun __u16 command_id;
231*4882a593Smuzhiyun __le32 nsid;
232*4882a593Smuzhiyun __le32 cdw2[2];
233*4882a593Smuzhiyun __le64 metadata;
234*4882a593Smuzhiyun __le64 prp1;
235*4882a593Smuzhiyun __le64 prp2;
236*4882a593Smuzhiyun __le32 cdw10[6];
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct nvme_rw_command {
240*4882a593Smuzhiyun __u8 opcode;
241*4882a593Smuzhiyun __u8 flags;
242*4882a593Smuzhiyun __u16 command_id;
243*4882a593Smuzhiyun __le32 nsid;
244*4882a593Smuzhiyun __u64 rsvd2;
245*4882a593Smuzhiyun __le64 metadata;
246*4882a593Smuzhiyun __le64 prp1;
247*4882a593Smuzhiyun __le64 prp2;
248*4882a593Smuzhiyun __le64 slba;
249*4882a593Smuzhiyun __le16 length;
250*4882a593Smuzhiyun __le16 control;
251*4882a593Smuzhiyun __le32 dsmgmt;
252*4882a593Smuzhiyun __le32 reftag;
253*4882a593Smuzhiyun __le16 apptag;
254*4882a593Smuzhiyun __le16 appmask;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun enum {
258*4882a593Smuzhiyun NVME_RW_LR = 1 << 15,
259*4882a593Smuzhiyun NVME_RW_FUA = 1 << 14,
260*4882a593Smuzhiyun NVME_RW_DSM_FREQ_UNSPEC = 0,
261*4882a593Smuzhiyun NVME_RW_DSM_FREQ_TYPICAL = 1,
262*4882a593Smuzhiyun NVME_RW_DSM_FREQ_RARE = 2,
263*4882a593Smuzhiyun NVME_RW_DSM_FREQ_READS = 3,
264*4882a593Smuzhiyun NVME_RW_DSM_FREQ_WRITES = 4,
265*4882a593Smuzhiyun NVME_RW_DSM_FREQ_RW = 5,
266*4882a593Smuzhiyun NVME_RW_DSM_FREQ_ONCE = 6,
267*4882a593Smuzhiyun NVME_RW_DSM_FREQ_PREFETCH = 7,
268*4882a593Smuzhiyun NVME_RW_DSM_FREQ_TEMP = 8,
269*4882a593Smuzhiyun NVME_RW_DSM_LATENCY_NONE = 0 << 4,
270*4882a593Smuzhiyun NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
271*4882a593Smuzhiyun NVME_RW_DSM_LATENCY_NORM = 2 << 4,
272*4882a593Smuzhiyun NVME_RW_DSM_LATENCY_LOW = 3 << 4,
273*4882a593Smuzhiyun NVME_RW_DSM_SEQ_REQ = 1 << 6,
274*4882a593Smuzhiyun NVME_RW_DSM_COMPRESSED = 1 << 7,
275*4882a593Smuzhiyun NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
276*4882a593Smuzhiyun NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
277*4882a593Smuzhiyun NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
278*4882a593Smuzhiyun NVME_RW_PRINFO_PRACT = 1 << 13,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct nvme_dsm_cmd {
282*4882a593Smuzhiyun __u8 opcode;
283*4882a593Smuzhiyun __u8 flags;
284*4882a593Smuzhiyun __u16 command_id;
285*4882a593Smuzhiyun __le32 nsid;
286*4882a593Smuzhiyun __u64 rsvd2[2];
287*4882a593Smuzhiyun __le64 prp1;
288*4882a593Smuzhiyun __le64 prp2;
289*4882a593Smuzhiyun __le32 nr;
290*4882a593Smuzhiyun __le32 attributes;
291*4882a593Smuzhiyun __u32 rsvd12[4];
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun enum {
295*4882a593Smuzhiyun NVME_DSMGMT_IDR = 1 << 0,
296*4882a593Smuzhiyun NVME_DSMGMT_IDW = 1 << 1,
297*4882a593Smuzhiyun NVME_DSMGMT_AD = 1 << 2,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct nvme_dsm_range {
301*4882a593Smuzhiyun __le32 cattr;
302*4882a593Smuzhiyun __le32 nlb;
303*4882a593Smuzhiyun __le64 slba;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Admin commands */
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun enum nvme_admin_opcode {
309*4882a593Smuzhiyun nvme_admin_delete_sq = 0x00,
310*4882a593Smuzhiyun nvme_admin_create_sq = 0x01,
311*4882a593Smuzhiyun nvme_admin_get_log_page = 0x02,
312*4882a593Smuzhiyun nvme_admin_delete_cq = 0x04,
313*4882a593Smuzhiyun nvme_admin_create_cq = 0x05,
314*4882a593Smuzhiyun nvme_admin_identify = 0x06,
315*4882a593Smuzhiyun nvme_admin_abort_cmd = 0x08,
316*4882a593Smuzhiyun nvme_admin_set_features = 0x09,
317*4882a593Smuzhiyun nvme_admin_get_features = 0x0a,
318*4882a593Smuzhiyun nvme_admin_async_event = 0x0c,
319*4882a593Smuzhiyun nvme_admin_activate_fw = 0x10,
320*4882a593Smuzhiyun nvme_admin_download_fw = 0x11,
321*4882a593Smuzhiyun nvme_admin_format_nvm = 0x80,
322*4882a593Smuzhiyun nvme_admin_security_send = 0x81,
323*4882a593Smuzhiyun nvme_admin_security_recv = 0x82,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun enum {
327*4882a593Smuzhiyun NVME_QUEUE_PHYS_CONTIG = (1 << 0),
328*4882a593Smuzhiyun NVME_CQ_IRQ_ENABLED = (1 << 1),
329*4882a593Smuzhiyun NVME_SQ_PRIO_URGENT = (0 << 1),
330*4882a593Smuzhiyun NVME_SQ_PRIO_HIGH = (1 << 1),
331*4882a593Smuzhiyun NVME_SQ_PRIO_MEDIUM = (2 << 1),
332*4882a593Smuzhiyun NVME_SQ_PRIO_LOW = (3 << 1),
333*4882a593Smuzhiyun NVME_FEAT_ARBITRATION = 0x01,
334*4882a593Smuzhiyun NVME_FEAT_POWER_MGMT = 0x02,
335*4882a593Smuzhiyun NVME_FEAT_LBA_RANGE = 0x03,
336*4882a593Smuzhiyun NVME_FEAT_TEMP_THRESH = 0x04,
337*4882a593Smuzhiyun NVME_FEAT_ERR_RECOVERY = 0x05,
338*4882a593Smuzhiyun NVME_FEAT_VOLATILE_WC = 0x06,
339*4882a593Smuzhiyun NVME_FEAT_NUM_QUEUES = 0x07,
340*4882a593Smuzhiyun NVME_FEAT_IRQ_COALESCE = 0x08,
341*4882a593Smuzhiyun NVME_FEAT_IRQ_CONFIG = 0x09,
342*4882a593Smuzhiyun NVME_FEAT_WRITE_ATOMIC = 0x0a,
343*4882a593Smuzhiyun NVME_FEAT_ASYNC_EVENT = 0x0b,
344*4882a593Smuzhiyun NVME_FEAT_AUTO_PST = 0x0c,
345*4882a593Smuzhiyun NVME_FEAT_SW_PROGRESS = 0x80,
346*4882a593Smuzhiyun NVME_FEAT_HOST_ID = 0x81,
347*4882a593Smuzhiyun NVME_FEAT_RESV_MASK = 0x82,
348*4882a593Smuzhiyun NVME_FEAT_RESV_PERSIST = 0x83,
349*4882a593Smuzhiyun NVME_LOG_ERROR = 0x01,
350*4882a593Smuzhiyun NVME_LOG_SMART = 0x02,
351*4882a593Smuzhiyun NVME_LOG_FW_SLOT = 0x03,
352*4882a593Smuzhiyun NVME_LOG_RESERVATION = 0x80,
353*4882a593Smuzhiyun NVME_FWACT_REPL = (0 << 3),
354*4882a593Smuzhiyun NVME_FWACT_REPL_ACTV = (1 << 3),
355*4882a593Smuzhiyun NVME_FWACT_ACTV = (2 << 3),
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct nvme_identify {
359*4882a593Smuzhiyun __u8 opcode;
360*4882a593Smuzhiyun __u8 flags;
361*4882a593Smuzhiyun __u16 command_id;
362*4882a593Smuzhiyun __le32 nsid;
363*4882a593Smuzhiyun __u64 rsvd2[2];
364*4882a593Smuzhiyun __le64 prp1;
365*4882a593Smuzhiyun __le64 prp2;
366*4882a593Smuzhiyun __le32 cns;
367*4882a593Smuzhiyun __u32 rsvd11[5];
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun struct nvme_features {
371*4882a593Smuzhiyun __u8 opcode;
372*4882a593Smuzhiyun __u8 flags;
373*4882a593Smuzhiyun __u16 command_id;
374*4882a593Smuzhiyun __le32 nsid;
375*4882a593Smuzhiyun __u64 rsvd2[2];
376*4882a593Smuzhiyun __le64 prp1;
377*4882a593Smuzhiyun __le64 prp2;
378*4882a593Smuzhiyun __le32 fid;
379*4882a593Smuzhiyun __le32 dword11;
380*4882a593Smuzhiyun __u32 rsvd12[4];
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun struct nvme_create_cq {
384*4882a593Smuzhiyun __u8 opcode;
385*4882a593Smuzhiyun __u8 flags;
386*4882a593Smuzhiyun __u16 command_id;
387*4882a593Smuzhiyun __u32 rsvd1[5];
388*4882a593Smuzhiyun __le64 prp1;
389*4882a593Smuzhiyun __u64 rsvd8;
390*4882a593Smuzhiyun __le16 cqid;
391*4882a593Smuzhiyun __le16 qsize;
392*4882a593Smuzhiyun __le16 cq_flags;
393*4882a593Smuzhiyun __le16 irq_vector;
394*4882a593Smuzhiyun __u32 rsvd12[4];
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun struct nvme_create_sq {
398*4882a593Smuzhiyun __u8 opcode;
399*4882a593Smuzhiyun __u8 flags;
400*4882a593Smuzhiyun __u16 command_id;
401*4882a593Smuzhiyun __u32 rsvd1[5];
402*4882a593Smuzhiyun __le64 prp1;
403*4882a593Smuzhiyun __u64 rsvd8;
404*4882a593Smuzhiyun __le16 sqid;
405*4882a593Smuzhiyun __le16 qsize;
406*4882a593Smuzhiyun __le16 sq_flags;
407*4882a593Smuzhiyun __le16 cqid;
408*4882a593Smuzhiyun __u32 rsvd12[4];
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun struct nvme_delete_queue {
412*4882a593Smuzhiyun __u8 opcode;
413*4882a593Smuzhiyun __u8 flags;
414*4882a593Smuzhiyun __u16 command_id;
415*4882a593Smuzhiyun __u32 rsvd1[9];
416*4882a593Smuzhiyun __le16 qid;
417*4882a593Smuzhiyun __u16 rsvd10;
418*4882a593Smuzhiyun __u32 rsvd11[5];
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun struct nvme_abort_cmd {
422*4882a593Smuzhiyun __u8 opcode;
423*4882a593Smuzhiyun __u8 flags;
424*4882a593Smuzhiyun __u16 command_id;
425*4882a593Smuzhiyun __u32 rsvd1[9];
426*4882a593Smuzhiyun __le16 sqid;
427*4882a593Smuzhiyun __u16 cid;
428*4882a593Smuzhiyun __u32 rsvd11[5];
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun struct nvme_download_firmware {
432*4882a593Smuzhiyun __u8 opcode;
433*4882a593Smuzhiyun __u8 flags;
434*4882a593Smuzhiyun __u16 command_id;
435*4882a593Smuzhiyun __u32 rsvd1[5];
436*4882a593Smuzhiyun __le64 prp1;
437*4882a593Smuzhiyun __le64 prp2;
438*4882a593Smuzhiyun __le32 numd;
439*4882a593Smuzhiyun __le32 offset;
440*4882a593Smuzhiyun __u32 rsvd12[4];
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun struct nvme_format_cmd {
444*4882a593Smuzhiyun __u8 opcode;
445*4882a593Smuzhiyun __u8 flags;
446*4882a593Smuzhiyun __u16 command_id;
447*4882a593Smuzhiyun __le32 nsid;
448*4882a593Smuzhiyun __u64 rsvd2[4];
449*4882a593Smuzhiyun __le32 cdw10;
450*4882a593Smuzhiyun __u32 rsvd11[5];
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun struct nvme_command {
454*4882a593Smuzhiyun union {
455*4882a593Smuzhiyun struct nvme_common_command common;
456*4882a593Smuzhiyun struct nvme_rw_command rw;
457*4882a593Smuzhiyun struct nvme_identify identify;
458*4882a593Smuzhiyun struct nvme_features features;
459*4882a593Smuzhiyun struct nvme_create_cq create_cq;
460*4882a593Smuzhiyun struct nvme_create_sq create_sq;
461*4882a593Smuzhiyun struct nvme_delete_queue delete_queue;
462*4882a593Smuzhiyun struct nvme_download_firmware dlfw;
463*4882a593Smuzhiyun struct nvme_format_cmd format;
464*4882a593Smuzhiyun struct nvme_dsm_cmd dsm;
465*4882a593Smuzhiyun struct nvme_abort_cmd abort;
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun enum {
470*4882a593Smuzhiyun NVME_SC_SUCCESS = 0x0,
471*4882a593Smuzhiyun NVME_SC_INVALID_OPCODE = 0x1,
472*4882a593Smuzhiyun NVME_SC_INVALID_FIELD = 0x2,
473*4882a593Smuzhiyun NVME_SC_CMDID_CONFLICT = 0x3,
474*4882a593Smuzhiyun NVME_SC_DATA_XFER_ERROR = 0x4,
475*4882a593Smuzhiyun NVME_SC_POWER_LOSS = 0x5,
476*4882a593Smuzhiyun NVME_SC_INTERNAL = 0x6,
477*4882a593Smuzhiyun NVME_SC_ABORT_REQ = 0x7,
478*4882a593Smuzhiyun NVME_SC_ABORT_QUEUE = 0x8,
479*4882a593Smuzhiyun NVME_SC_FUSED_FAIL = 0x9,
480*4882a593Smuzhiyun NVME_SC_FUSED_MISSING = 0xa,
481*4882a593Smuzhiyun NVME_SC_INVALID_NS = 0xb,
482*4882a593Smuzhiyun NVME_SC_CMD_SEQ_ERROR = 0xc,
483*4882a593Smuzhiyun NVME_SC_SGL_INVALID_LAST = 0xd,
484*4882a593Smuzhiyun NVME_SC_SGL_INVALID_COUNT = 0xe,
485*4882a593Smuzhiyun NVME_SC_SGL_INVALID_DATA = 0xf,
486*4882a593Smuzhiyun NVME_SC_SGL_INVALID_METADATA = 0x10,
487*4882a593Smuzhiyun NVME_SC_SGL_INVALID_TYPE = 0x11,
488*4882a593Smuzhiyun NVME_SC_LBA_RANGE = 0x80,
489*4882a593Smuzhiyun NVME_SC_CAP_EXCEEDED = 0x81,
490*4882a593Smuzhiyun NVME_SC_NS_NOT_READY = 0x82,
491*4882a593Smuzhiyun NVME_SC_RESERVATION_CONFLICT = 0x83,
492*4882a593Smuzhiyun NVME_SC_CQ_INVALID = 0x100,
493*4882a593Smuzhiyun NVME_SC_QID_INVALID = 0x101,
494*4882a593Smuzhiyun NVME_SC_QUEUE_SIZE = 0x102,
495*4882a593Smuzhiyun NVME_SC_ABORT_LIMIT = 0x103,
496*4882a593Smuzhiyun NVME_SC_ABORT_MISSING = 0x104,
497*4882a593Smuzhiyun NVME_SC_ASYNC_LIMIT = 0x105,
498*4882a593Smuzhiyun NVME_SC_FIRMWARE_SLOT = 0x106,
499*4882a593Smuzhiyun NVME_SC_FIRMWARE_IMAGE = 0x107,
500*4882a593Smuzhiyun NVME_SC_INVALID_VECTOR = 0x108,
501*4882a593Smuzhiyun NVME_SC_INVALID_LOG_PAGE = 0x109,
502*4882a593Smuzhiyun NVME_SC_INVALID_FORMAT = 0x10a,
503*4882a593Smuzhiyun NVME_SC_FIRMWARE_NEEDS_RESET = 0x10b,
504*4882a593Smuzhiyun NVME_SC_INVALID_QUEUE = 0x10c,
505*4882a593Smuzhiyun NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
506*4882a593Smuzhiyun NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
507*4882a593Smuzhiyun NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
508*4882a593Smuzhiyun NVME_SC_FW_NEEDS_RESET_SUBSYS = 0x110,
509*4882a593Smuzhiyun NVME_SC_BAD_ATTRIBUTES = 0x180,
510*4882a593Smuzhiyun NVME_SC_INVALID_PI = 0x181,
511*4882a593Smuzhiyun NVME_SC_READ_ONLY = 0x182,
512*4882a593Smuzhiyun NVME_SC_WRITE_FAULT = 0x280,
513*4882a593Smuzhiyun NVME_SC_READ_ERROR = 0x281,
514*4882a593Smuzhiyun NVME_SC_GUARD_CHECK = 0x282,
515*4882a593Smuzhiyun NVME_SC_APPTAG_CHECK = 0x283,
516*4882a593Smuzhiyun NVME_SC_REFTAG_CHECK = 0x284,
517*4882a593Smuzhiyun NVME_SC_COMPARE_FAILED = 0x285,
518*4882a593Smuzhiyun NVME_SC_ACCESS_DENIED = 0x286,
519*4882a593Smuzhiyun NVME_SC_DNR = 0x4000,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun struct nvme_completion {
523*4882a593Smuzhiyun __le32 result; /* Used by admin commands to return data */
524*4882a593Smuzhiyun __u32 rsvd;
525*4882a593Smuzhiyun __le16 sq_head; /* how much of this queue may be reclaimed */
526*4882a593Smuzhiyun __le16 sq_id; /* submission queue that generated this entry */
527*4882a593Smuzhiyun __u16 command_id; /* of the command which completed */
528*4882a593Smuzhiyun __le16 status; /* did the command fail, and if so, why? */
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * Registers should always be accessed with double word or quad word
533*4882a593Smuzhiyun * accesses. Registers with 64-bit address pointers should be written
534*4882a593Smuzhiyun * to with dword accesses by writing the low dword first (ptr[0]),
535*4882a593Smuzhiyun * then the high dword (ptr[1]) second.
536*4882a593Smuzhiyun */
nvme_readq(__le64 volatile * regs)537*4882a593Smuzhiyun static inline u64 nvme_readq(__le64 volatile *regs)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun #if BITS_PER_LONG == 64
540*4882a593Smuzhiyun return readq(regs);
541*4882a593Smuzhiyun #else
542*4882a593Smuzhiyun __u32 *ptr = (__u32 *)regs;
543*4882a593Smuzhiyun u64 val_lo = readl(ptr);
544*4882a593Smuzhiyun u64 val_hi = readl(ptr + 1);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return val_lo + (val_hi << 32);
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
nvme_writeq(const u64 val,__le64 volatile * regs)550*4882a593Smuzhiyun static inline void nvme_writeq(const u64 val, __le64 volatile *regs)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun #if BITS_PER_LONG == 64
553*4882a593Smuzhiyun writeq(val, regs);
554*4882a593Smuzhiyun #else
555*4882a593Smuzhiyun __u32 *ptr = (__u32 *)regs;
556*4882a593Smuzhiyun u32 val_lo = lower_32_bits(val);
557*4882a593Smuzhiyun u32 val_hi = upper_32_bits(val);
558*4882a593Smuzhiyun writel(val_lo, ptr);
559*4882a593Smuzhiyun writel(val_hi, ptr + 1);
560*4882a593Smuzhiyun #endif
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun struct nvme_bar {
564*4882a593Smuzhiyun __u64 cap; /* Controller Capabilities */
565*4882a593Smuzhiyun __u32 vs; /* Version */
566*4882a593Smuzhiyun __u32 intms; /* Interrupt Mask Set */
567*4882a593Smuzhiyun __u32 intmc; /* Interrupt Mask Clear */
568*4882a593Smuzhiyun __u32 cc; /* Controller Configuration */
569*4882a593Smuzhiyun __u32 rsvd1; /* Reserved */
570*4882a593Smuzhiyun __u32 csts; /* Controller Status */
571*4882a593Smuzhiyun __u32 rsvd2; /* Reserved */
572*4882a593Smuzhiyun __u32 aqa; /* Admin Queue Attributes */
573*4882a593Smuzhiyun __u64 asq; /* Admin SQ Base Address */
574*4882a593Smuzhiyun __u64 acq; /* Admin CQ Base Address */
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define NVME_CAP_MQES(cap) ((cap) & 0xffff)
578*4882a593Smuzhiyun #define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
579*4882a593Smuzhiyun #define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
580*4882a593Smuzhiyun #define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
581*4882a593Smuzhiyun #define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun #define NVME_VS(major, minor) (((major) << 16) | ((minor) << 8))
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun enum {
586*4882a593Smuzhiyun NVME_CC_ENABLE = 1 << 0,
587*4882a593Smuzhiyun NVME_CC_CSS_NVM = 0 << 4,
588*4882a593Smuzhiyun NVME_CC_MPS_SHIFT = 7,
589*4882a593Smuzhiyun NVME_CC_ARB_RR = 0 << 11,
590*4882a593Smuzhiyun NVME_CC_ARB_WRRU = 1 << 11,
591*4882a593Smuzhiyun NVME_CC_ARB_VS = 7 << 11,
592*4882a593Smuzhiyun NVME_CC_SHN_NONE = 0 << 14,
593*4882a593Smuzhiyun NVME_CC_SHN_NORMAL = 1 << 14,
594*4882a593Smuzhiyun NVME_CC_SHN_ABRUPT = 2 << 14,
595*4882a593Smuzhiyun NVME_CC_SHN_MASK = 3 << 14,
596*4882a593Smuzhiyun NVME_CC_IOSQES = 6 << 16,
597*4882a593Smuzhiyun NVME_CC_IOCQES = 4 << 20,
598*4882a593Smuzhiyun NVME_CSTS_RDY = 1 << 0,
599*4882a593Smuzhiyun NVME_CSTS_CFS = 1 << 1,
600*4882a593Smuzhiyun NVME_CSTS_SHST_NORMAL = 0 << 2,
601*4882a593Smuzhiyun NVME_CSTS_SHST_OCCUR = 1 << 2,
602*4882a593Smuzhiyun NVME_CSTS_SHST_CMPLT = 2 << 2,
603*4882a593Smuzhiyun NVME_CSTS_SHST_MASK = 3 << 2,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Represents an NVM Express device. Each nvme_dev is a PCI function. */
607*4882a593Smuzhiyun struct nvme_dev {
608*4882a593Smuzhiyun struct list_head node;
609*4882a593Smuzhiyun struct nvme_queue **queues;
610*4882a593Smuzhiyun u32 __iomem *dbs;
611*4882a593Smuzhiyun int instance;
612*4882a593Smuzhiyun unsigned queue_count;
613*4882a593Smuzhiyun unsigned online_queues;
614*4882a593Smuzhiyun unsigned max_qid;
615*4882a593Smuzhiyun int q_depth;
616*4882a593Smuzhiyun u32 db_stride;
617*4882a593Smuzhiyun u32 ctrl_config;
618*4882a593Smuzhiyun struct nvme_bar __iomem *bar;
619*4882a593Smuzhiyun struct list_head namespaces;
620*4882a593Smuzhiyun char serial[20];
621*4882a593Smuzhiyun char model[40];
622*4882a593Smuzhiyun char firmware_rev[8];
623*4882a593Smuzhiyun u32 max_transfer_shift;
624*4882a593Smuzhiyun u64 cap;
625*4882a593Smuzhiyun u32 stripe_size;
626*4882a593Smuzhiyun u32 page_size;
627*4882a593Smuzhiyun u8 vwc;
628*4882a593Smuzhiyun u64 *prp_pool;
629*4882a593Smuzhiyun u32 prp_entry_num;
630*4882a593Smuzhiyun u32 nn;
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun * An NVM Express namespace is equivalent to a SCSI LUN.
635*4882a593Smuzhiyun * Each namespace is operated as an independent "device".
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun struct nvme_ns {
638*4882a593Smuzhiyun struct list_head list;
639*4882a593Smuzhiyun struct nvme_dev *dev;
640*4882a593Smuzhiyun unsigned ns_id;
641*4882a593Smuzhiyun u8 eui64[8];
642*4882a593Smuzhiyun int devnum;
643*4882a593Smuzhiyun int lba_shift;
644*4882a593Smuzhiyun u8 flbas;
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun #endif /* __DRIVER_NVME_H__ */
648