1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011 Michal Simek
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Michal SIMEK <monstr@monstr.eu>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on Xilinx gmac driver:
7*4882a593Smuzhiyun * (C) Copyright 2011 Xilinx
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <clk.h>
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <net.h>
16*4882a593Smuzhiyun #include <netdev.h>
17*4882a593Smuzhiyun #include <config.h>
18*4882a593Smuzhiyun #include <console.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <phy.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <wait_bit.h>
24*4882a593Smuzhiyun #include <watchdog.h>
25*4882a593Smuzhiyun #include <asm/system.h>
26*4882a593Smuzhiyun #include <asm/arch/hardware.h>
27*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
28*4882a593Smuzhiyun #include <linux/errno.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Bit/mask specification */
33*4882a593Smuzhiyun #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34*4882a593Smuzhiyun #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35*4882a593Smuzhiyun #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36*4882a593Smuzhiyun #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37*4882a593Smuzhiyun #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45*4882a593Smuzhiyun #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Wrap bit, last descriptor */
48*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
50*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53*4882a593Smuzhiyun #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54*4882a593Smuzhiyun #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55*4882a593Smuzhiyun #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
58*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
59*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
60*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
61*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
62*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
63*4882a593Smuzhiyun #ifdef CONFIG_ARM64
64*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #ifdef CONFIG_ARM64
70*4882a593Smuzhiyun # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
71*4882a593Smuzhiyun #else
72*4882a593Smuzhiyun # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
76*4882a593Smuzhiyun ZYNQ_GEM_NWCFG_FDEN | \
77*4882a593Smuzhiyun ZYNQ_GEM_NWCFG_FSREM | \
78*4882a593Smuzhiyun ZYNQ_GEM_NWCFG_MDCCLKDIV)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83*4882a593Smuzhiyun /* Use full configured addressable space (8 Kb) */
84*4882a593Smuzhiyun #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85*4882a593Smuzhiyun /* Use full configured addressable space (4 Kb) */
86*4882a593Smuzhiyun #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87*4882a593Smuzhiyun /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88*4882a593Smuzhiyun #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
91*4882a593Smuzhiyun ZYNQ_GEM_DMACR_RXSIZE | \
92*4882a593Smuzhiyun ZYNQ_GEM_DMACR_TXSIZE | \
93*4882a593Smuzhiyun ZYNQ_GEM_DMACR_RXBUF)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Use MII register 1 (MII status register) to detect PHY */
100*4882a593Smuzhiyun #define PHY_DETECT_REG 1
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Mask used to verify certain PHY features (or register contents)
103*4882a593Smuzhiyun * in the register above:
104*4882a593Smuzhiyun * 0x1000: 10Mbps full duplex support
105*4882a593Smuzhiyun * 0x0800: 10Mbps half duplex support
106*4882a593Smuzhiyun * 0x0008: Auto-negotiation support
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun #define PHY_DETECT_MASK 0x1808
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* TX BD status masks */
111*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
112*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
113*4882a593Smuzhiyun #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Clock frequencies for different speeds */
116*4882a593Smuzhiyun #define ZYNQ_GEM_FREQUENCY_10 2500000UL
117*4882a593Smuzhiyun #define ZYNQ_GEM_FREQUENCY_100 25000000UL
118*4882a593Smuzhiyun #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Device registers */
121*4882a593Smuzhiyun struct zynq_gem_regs {
122*4882a593Smuzhiyun u32 nwctrl; /* 0x0 - Network Control reg */
123*4882a593Smuzhiyun u32 nwcfg; /* 0x4 - Network Config reg */
124*4882a593Smuzhiyun u32 nwsr; /* 0x8 - Network Status reg */
125*4882a593Smuzhiyun u32 reserved1;
126*4882a593Smuzhiyun u32 dmacr; /* 0x10 - DMA Control reg */
127*4882a593Smuzhiyun u32 txsr; /* 0x14 - TX Status reg */
128*4882a593Smuzhiyun u32 rxqbase; /* 0x18 - RX Q Base address reg */
129*4882a593Smuzhiyun u32 txqbase; /* 0x1c - TX Q Base address reg */
130*4882a593Smuzhiyun u32 rxsr; /* 0x20 - RX Status reg */
131*4882a593Smuzhiyun u32 reserved2[2];
132*4882a593Smuzhiyun u32 idr; /* 0x2c - Interrupt Disable reg */
133*4882a593Smuzhiyun u32 reserved3;
134*4882a593Smuzhiyun u32 phymntnc; /* 0x34 - Phy Maintaince reg */
135*4882a593Smuzhiyun u32 reserved4[18];
136*4882a593Smuzhiyun u32 hashl; /* 0x80 - Hash Low address reg */
137*4882a593Smuzhiyun u32 hashh; /* 0x84 - Hash High address reg */
138*4882a593Smuzhiyun #define LADDR_LOW 0
139*4882a593Smuzhiyun #define LADDR_HIGH 1
140*4882a593Smuzhiyun u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
141*4882a593Smuzhiyun u32 match[4]; /* 0xa8 - Type ID1 Match reg */
142*4882a593Smuzhiyun u32 reserved6[18];
143*4882a593Smuzhiyun #define STAT_SIZE 44
144*4882a593Smuzhiyun u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
145*4882a593Smuzhiyun u32 reserved9[20];
146*4882a593Smuzhiyun u32 pcscntrl;
147*4882a593Smuzhiyun u32 reserved7[143];
148*4882a593Smuzhiyun u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149*4882a593Smuzhiyun u32 reserved8[15];
150*4882a593Smuzhiyun u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* BD descriptors */
154*4882a593Smuzhiyun struct emac_bd {
155*4882a593Smuzhiyun u32 addr; /* Next descriptor pointer */
156*4882a593Smuzhiyun u32 status;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define RX_BUF 32
160*4882a593Smuzhiyun /* Page table entries are set to 1MB, or multiples of 1MB
161*4882a593Smuzhiyun * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun #define BD_SPACE 0x100000
164*4882a593Smuzhiyun /* BD separation space */
165*4882a593Smuzhiyun #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Setup the first free TX descriptor */
168*4882a593Smuzhiyun #define TX_FREE_DESC 2
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171*4882a593Smuzhiyun struct zynq_gem_priv {
172*4882a593Smuzhiyun struct emac_bd *tx_bd;
173*4882a593Smuzhiyun struct emac_bd *rx_bd;
174*4882a593Smuzhiyun char *rxbuffers;
175*4882a593Smuzhiyun u32 rxbd_current;
176*4882a593Smuzhiyun u32 rx_first_buf;
177*4882a593Smuzhiyun int phyaddr;
178*4882a593Smuzhiyun int init;
179*4882a593Smuzhiyun struct zynq_gem_regs *iobase;
180*4882a593Smuzhiyun phy_interface_t interface;
181*4882a593Smuzhiyun struct phy_device *phydev;
182*4882a593Smuzhiyun int phy_of_handle;
183*4882a593Smuzhiyun struct mii_dev *bus;
184*4882a593Smuzhiyun struct clk clk;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
phy_setup_op(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u32 op,u16 * data)187*4882a593Smuzhiyun static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
188*4882a593Smuzhiyun u32 op, u16 *data)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun u32 mgtcr;
191*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
192*4882a593Smuzhiyun int err;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
195*4882a593Smuzhiyun true, 20000, false);
196*4882a593Smuzhiyun if (err)
197*4882a593Smuzhiyun return err;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Construct mgtcr mask for the operation */
200*4882a593Smuzhiyun mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
201*4882a593Smuzhiyun (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
202*4882a593Smuzhiyun (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Write mgtcr and wait for completion */
205*4882a593Smuzhiyun writel(mgtcr, ®s->phymntnc);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
208*4882a593Smuzhiyun true, 20000, false);
209*4882a593Smuzhiyun if (err)
210*4882a593Smuzhiyun return err;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
213*4882a593Smuzhiyun *data = readl(®s->phymntnc);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
phyread(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u16 * val)218*4882a593Smuzhiyun static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
219*4882a593Smuzhiyun u32 regnum, u16 *val)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u32 ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = phy_setup_op(priv, phy_addr, regnum,
224*4882a593Smuzhiyun ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (!ret)
227*4882a593Smuzhiyun debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
228*4882a593Smuzhiyun phy_addr, regnum, *val);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
phywrite(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u16 data)233*4882a593Smuzhiyun static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
234*4882a593Smuzhiyun u32 regnum, u16 data)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
237*4882a593Smuzhiyun regnum, data);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return phy_setup_op(priv, phy_addr, regnum,
240*4882a593Smuzhiyun ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
phy_detection(struct udevice * dev)243*4882a593Smuzhiyun static int phy_detection(struct udevice *dev)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int i;
246*4882a593Smuzhiyun u16 phyreg;
247*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev->priv;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (priv->phyaddr != -1) {
250*4882a593Smuzhiyun phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
251*4882a593Smuzhiyun if ((phyreg != 0xFFFF) &&
252*4882a593Smuzhiyun ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
253*4882a593Smuzhiyun /* Found a valid PHY address */
254*4882a593Smuzhiyun debug("Default phy address %d is valid\n",
255*4882a593Smuzhiyun priv->phyaddr);
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun } else {
258*4882a593Smuzhiyun debug("PHY address is not setup correctly %d\n",
259*4882a593Smuzhiyun priv->phyaddr);
260*4882a593Smuzhiyun priv->phyaddr = -1;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun debug("detecting phy address\n");
265*4882a593Smuzhiyun if (priv->phyaddr == -1) {
266*4882a593Smuzhiyun /* detect the PHY address */
267*4882a593Smuzhiyun for (i = 31; i >= 0; i--) {
268*4882a593Smuzhiyun phyread(priv, i, PHY_DETECT_REG, &phyreg);
269*4882a593Smuzhiyun if ((phyreg != 0xFFFF) &&
270*4882a593Smuzhiyun ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
271*4882a593Smuzhiyun /* Found a valid PHY address */
272*4882a593Smuzhiyun priv->phyaddr = i;
273*4882a593Smuzhiyun debug("Found valid phy address, %d\n", i);
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun printf("PHY is not detected\n");
279*4882a593Smuzhiyun return -1;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
zynq_gem_setup_mac(struct udevice * dev)282*4882a593Smuzhiyun static int zynq_gem_setup_mac(struct udevice *dev)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun u32 i, macaddrlow, macaddrhigh;
285*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
286*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
287*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Set the MAC bits [31:0] in BOT */
290*4882a593Smuzhiyun macaddrlow = pdata->enetaddr[0];
291*4882a593Smuzhiyun macaddrlow |= pdata->enetaddr[1] << 8;
292*4882a593Smuzhiyun macaddrlow |= pdata->enetaddr[2] << 16;
293*4882a593Smuzhiyun macaddrlow |= pdata->enetaddr[3] << 24;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Set MAC bits [47:32] in TOP */
296*4882a593Smuzhiyun macaddrhigh = pdata->enetaddr[4];
297*4882a593Smuzhiyun macaddrhigh |= pdata->enetaddr[5] << 8;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
300*4882a593Smuzhiyun writel(0, ®s->laddr[i][LADDR_LOW]);
301*4882a593Smuzhiyun writel(0, ®s->laddr[i][LADDR_HIGH]);
302*4882a593Smuzhiyun /* Do not use MATCHx register */
303*4882a593Smuzhiyun writel(0, ®s->match[i]);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun writel(macaddrlow, ®s->laddr[0][LADDR_LOW]);
307*4882a593Smuzhiyun writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
zynq_phy_init(struct udevice * dev)312*4882a593Smuzhiyun static int zynq_phy_init(struct udevice *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun int ret;
315*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
316*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
317*4882a593Smuzhiyun const u32 supported = SUPPORTED_10baseT_Half |
318*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
319*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
320*4882a593Smuzhiyun SUPPORTED_100baseT_Full |
321*4882a593Smuzhiyun SUPPORTED_1000baseT_Half |
322*4882a593Smuzhiyun SUPPORTED_1000baseT_Full;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Enable only MDIO bus */
325*4882a593Smuzhiyun writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
328*4882a593Smuzhiyun ret = phy_detection(dev);
329*4882a593Smuzhiyun if (ret) {
330*4882a593Smuzhiyun printf("GEM PHY init failed\n");
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
336*4882a593Smuzhiyun priv->interface);
337*4882a593Smuzhiyun if (!priv->phydev)
338*4882a593Smuzhiyun return -ENODEV;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun priv->phydev->supported &= supported | ADVERTISED_Pause |
341*4882a593Smuzhiyun ADVERTISED_Asym_Pause;
342*4882a593Smuzhiyun priv->phydev->advertising = priv->phydev->supported;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (priv->phy_of_handle > 0)
345*4882a593Smuzhiyun dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return phy_config(priv->phydev);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
zynq_gem_init(struct udevice * dev)350*4882a593Smuzhiyun static int zynq_gem_init(struct udevice *dev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun u32 i, nwconfig;
353*4882a593Smuzhiyun int ret;
354*4882a593Smuzhiyun unsigned long clk_rate = 0;
355*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
356*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
357*4882a593Smuzhiyun struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358*4882a593Smuzhiyun struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (!priv->init) {
361*4882a593Smuzhiyun /* Disable all interrupts */
362*4882a593Smuzhiyun writel(0xFFFFFFFF, ®s->idr);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Disable the receiver & transmitter */
365*4882a593Smuzhiyun writel(0, ®s->nwctrl);
366*4882a593Smuzhiyun writel(0, ®s->txsr);
367*4882a593Smuzhiyun writel(0, ®s->rxsr);
368*4882a593Smuzhiyun writel(0, ®s->phymntnc);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Clear the Hash registers for the mac address
371*4882a593Smuzhiyun * pointed by AddressPtr
372*4882a593Smuzhiyun */
373*4882a593Smuzhiyun writel(0x0, ®s->hashl);
374*4882a593Smuzhiyun /* Write bits [63:32] in TOP */
375*4882a593Smuzhiyun writel(0x0, ®s->hashh);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Clear all counters */
378*4882a593Smuzhiyun for (i = 0; i < STAT_SIZE; i++)
379*4882a593Smuzhiyun readl(®s->stat[i]);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Setup RxBD space */
382*4882a593Smuzhiyun memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun for (i = 0; i < RX_BUF; i++) {
385*4882a593Smuzhiyun priv->rx_bd[i].status = 0xF0000000;
386*4882a593Smuzhiyun priv->rx_bd[i].addr =
387*4882a593Smuzhiyun ((ulong)(priv->rxbuffers) +
388*4882a593Smuzhiyun (i * PKTSIZE_ALIGN));
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun /* WRAP bit to last BD */
391*4882a593Smuzhiyun priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392*4882a593Smuzhiyun /* Write RxBDs to IP */
393*4882a593Smuzhiyun writel((ulong)priv->rx_bd, ®s->rxqbase);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* Setup for DMA Configuration register */
396*4882a593Smuzhiyun writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Setup for Network Control register, MDIO, Rx and Tx enable */
399*4882a593Smuzhiyun setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Disable the second priority queue */
402*4882a593Smuzhiyun dummy_tx_bd->addr = 0;
403*4882a593Smuzhiyun dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
404*4882a593Smuzhiyun ZYNQ_GEM_TXBUF_LAST_MASK|
405*4882a593Smuzhiyun ZYNQ_GEM_TXBUF_USED_MASK;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
408*4882a593Smuzhiyun ZYNQ_GEM_RXBUF_NEW_MASK;
409*4882a593Smuzhiyun dummy_rx_bd->status = 0;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr);
412*4882a593Smuzhiyun writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun priv->init++;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun ret = phy_startup(priv->phydev);
418*4882a593Smuzhiyun if (ret)
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!priv->phydev->link) {
422*4882a593Smuzhiyun printf("%s: No link.\n", priv->phydev->dev->name);
423*4882a593Smuzhiyun return -1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun nwconfig = ZYNQ_GEM_NWCFG_INIT;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
429*4882a593Smuzhiyun nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
430*4882a593Smuzhiyun ZYNQ_GEM_NWCFG_PCS_SEL;
431*4882a593Smuzhiyun #ifdef CONFIG_ARM64
432*4882a593Smuzhiyun writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
433*4882a593Smuzhiyun ®s->pcscntrl);
434*4882a593Smuzhiyun #endif
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun switch (priv->phydev->speed) {
438*4882a593Smuzhiyun case SPEED_1000:
439*4882a593Smuzhiyun writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
440*4882a593Smuzhiyun ®s->nwcfg);
441*4882a593Smuzhiyun clk_rate = ZYNQ_GEM_FREQUENCY_1000;
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun case SPEED_100:
444*4882a593Smuzhiyun writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
445*4882a593Smuzhiyun ®s->nwcfg);
446*4882a593Smuzhiyun clk_rate = ZYNQ_GEM_FREQUENCY_100;
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun case SPEED_10:
449*4882a593Smuzhiyun clk_rate = ZYNQ_GEM_FREQUENCY_10;
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = clk_set_rate(&priv->clk, clk_rate);
454*4882a593Smuzhiyun if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
455*4882a593Smuzhiyun dev_err(dev, "failed to set tx clock rate\n");
456*4882a593Smuzhiyun return ret;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = clk_enable(&priv->clk);
460*4882a593Smuzhiyun if (ret && ret != -ENOSYS) {
461*4882a593Smuzhiyun dev_err(dev, "failed to enable tx clock\n");
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
466*4882a593Smuzhiyun ZYNQ_GEM_NWCTRL_TXEN_MASK);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
zynq_gem_send(struct udevice * dev,void * ptr,int len)471*4882a593Smuzhiyun static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun u32 addr, size;
474*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
475*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
476*4882a593Smuzhiyun struct emac_bd *current_bd = &priv->tx_bd[1];
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Setup Tx BD */
479*4882a593Smuzhiyun memset(priv->tx_bd, 0, sizeof(struct emac_bd));
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun priv->tx_bd->addr = (ulong)ptr;
482*4882a593Smuzhiyun priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
483*4882a593Smuzhiyun ZYNQ_GEM_TXBUF_LAST_MASK;
484*4882a593Smuzhiyun /* Dummy descriptor to mark it as the last in descriptor chain */
485*4882a593Smuzhiyun current_bd->addr = 0x0;
486*4882a593Smuzhiyun current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
487*4882a593Smuzhiyun ZYNQ_GEM_TXBUF_LAST_MASK|
488*4882a593Smuzhiyun ZYNQ_GEM_TXBUF_USED_MASK;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* setup BD */
491*4882a593Smuzhiyun writel((ulong)priv->tx_bd, ®s->txqbase);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun addr = (ulong) ptr;
494*4882a593Smuzhiyun addr &= ~(ARCH_DMA_MINALIGN - 1);
495*4882a593Smuzhiyun size = roundup(len, ARCH_DMA_MINALIGN);
496*4882a593Smuzhiyun flush_dcache_range(addr, addr + size);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun addr = (ulong)priv->rxbuffers;
499*4882a593Smuzhiyun addr &= ~(ARCH_DMA_MINALIGN - 1);
500*4882a593Smuzhiyun size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
501*4882a593Smuzhiyun flush_dcache_range(addr, addr + size);
502*4882a593Smuzhiyun barrier();
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Start transmit */
505*4882a593Smuzhiyun setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Read TX BD status */
508*4882a593Smuzhiyun if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
509*4882a593Smuzhiyun printf("TX buffers exhausted in mid frame\n");
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return wait_for_bit_le32(®s->txsr, ZYNQ_GEM_TSR_DONE,
512*4882a593Smuzhiyun true, 20000, true);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
zynq_gem_recv(struct udevice * dev,int flags,uchar ** packetp)516*4882a593Smuzhiyun static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun int frame_len;
519*4882a593Smuzhiyun u32 addr;
520*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
521*4882a593Smuzhiyun struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
524*4882a593Smuzhiyun return -1;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (!(current_bd->status &
527*4882a593Smuzhiyun (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
528*4882a593Smuzhiyun printf("GEM: SOF or EOF not set for last buffer received!\n");
529*4882a593Smuzhiyun return -1;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
533*4882a593Smuzhiyun if (!frame_len) {
534*4882a593Smuzhiyun printf("%s: Zero size packet?\n", __func__);
535*4882a593Smuzhiyun return -1;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
539*4882a593Smuzhiyun addr &= ~(ARCH_DMA_MINALIGN - 1);
540*4882a593Smuzhiyun *packetp = (uchar *)(uintptr_t)addr;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return frame_len;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
zynq_gem_free_pkt(struct udevice * dev,uchar * packet,int length)545*4882a593Smuzhiyun static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
548*4882a593Smuzhiyun struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
549*4882a593Smuzhiyun struct emac_bd *first_bd;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
552*4882a593Smuzhiyun priv->rx_first_buf = priv->rxbd_current;
553*4882a593Smuzhiyun } else {
554*4882a593Smuzhiyun current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
555*4882a593Smuzhiyun current_bd->status = 0xF0000000; /* FIXME */
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
559*4882a593Smuzhiyun first_bd = &priv->rx_bd[priv->rx_first_buf];
560*4882a593Smuzhiyun first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
561*4882a593Smuzhiyun first_bd->status = 0xF0000000;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if ((++priv->rxbd_current) >= RX_BUF)
565*4882a593Smuzhiyun priv->rxbd_current = 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
zynq_gem_halt(struct udevice * dev)570*4882a593Smuzhiyun static void zynq_gem_halt(struct udevice *dev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
573*4882a593Smuzhiyun struct zynq_gem_regs *regs = priv->iobase;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
576*4882a593Smuzhiyun ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
zynq_board_read_rom_ethaddr(unsigned char * ethaddr)579*4882a593Smuzhiyun __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun return -ENOSYS;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
zynq_gem_read_rom_mac(struct udevice * dev)584*4882a593Smuzhiyun static int zynq_gem_read_rom_mac(struct udevice *dev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (!pdata)
589*4882a593Smuzhiyun return -ENOSYS;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return zynq_board_read_rom_ethaddr(pdata->enetaddr);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
zynq_gem_miiphy_read(struct mii_dev * bus,int addr,int devad,int reg)594*4882a593Smuzhiyun static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
595*4882a593Smuzhiyun int devad, int reg)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct zynq_gem_priv *priv = bus->priv;
598*4882a593Smuzhiyun int ret;
599*4882a593Smuzhiyun u16 val;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun ret = phyread(priv, addr, reg, &val);
602*4882a593Smuzhiyun debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
603*4882a593Smuzhiyun return val;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
zynq_gem_miiphy_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)606*4882a593Smuzhiyun static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
607*4882a593Smuzhiyun int reg, u16 value)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct zynq_gem_priv *priv = bus->priv;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
612*4882a593Smuzhiyun return phywrite(priv, addr, reg, value);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
zynq_gem_probe(struct udevice * dev)615*4882a593Smuzhiyun static int zynq_gem_probe(struct udevice *dev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun void *bd_space;
618*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
619*4882a593Smuzhiyun int ret;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Align rxbuffers to ARCH_DMA_MINALIGN */
622*4882a593Smuzhiyun priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
623*4882a593Smuzhiyun memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Align bd_space to MMU_SECTION_SHIFT */
626*4882a593Smuzhiyun bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
627*4882a593Smuzhiyun mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
628*4882a593Smuzhiyun BD_SPACE, DCACHE_OFF);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Initialize the bd spaces for tx and rx bd's */
631*4882a593Smuzhiyun priv->tx_bd = (struct emac_bd *)bd_space;
632*4882a593Smuzhiyun priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
635*4882a593Smuzhiyun if (ret < 0) {
636*4882a593Smuzhiyun dev_err(dev, "failed to get clock\n");
637*4882a593Smuzhiyun return -EINVAL;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun priv->bus = mdio_alloc();
641*4882a593Smuzhiyun priv->bus->read = zynq_gem_miiphy_read;
642*4882a593Smuzhiyun priv->bus->write = zynq_gem_miiphy_write;
643*4882a593Smuzhiyun priv->bus->priv = priv;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun ret = mdio_register_seq(priv->bus, dev->seq);
646*4882a593Smuzhiyun if (ret)
647*4882a593Smuzhiyun return ret;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return zynq_phy_init(dev);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
zynq_gem_remove(struct udevice * dev)652*4882a593Smuzhiyun static int zynq_gem_remove(struct udevice *dev)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun free(priv->phydev);
657*4882a593Smuzhiyun mdio_unregister(priv->bus);
658*4882a593Smuzhiyun mdio_free(priv->bus);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static const struct eth_ops zynq_gem_ops = {
664*4882a593Smuzhiyun .start = zynq_gem_init,
665*4882a593Smuzhiyun .send = zynq_gem_send,
666*4882a593Smuzhiyun .recv = zynq_gem_recv,
667*4882a593Smuzhiyun .free_pkt = zynq_gem_free_pkt,
668*4882a593Smuzhiyun .stop = zynq_gem_halt,
669*4882a593Smuzhiyun .write_hwaddr = zynq_gem_setup_mac,
670*4882a593Smuzhiyun .read_rom_hwaddr = zynq_gem_read_rom_mac,
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
zynq_gem_ofdata_to_platdata(struct udevice * dev)673*4882a593Smuzhiyun static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
676*4882a593Smuzhiyun struct zynq_gem_priv *priv = dev_get_priv(dev);
677*4882a593Smuzhiyun int node = dev_of_offset(dev);
678*4882a593Smuzhiyun const char *phy_mode;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
681*4882a593Smuzhiyun priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
682*4882a593Smuzhiyun /* Hardcode for now */
683*4882a593Smuzhiyun priv->phyaddr = -1;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
686*4882a593Smuzhiyun "phy-handle");
687*4882a593Smuzhiyun if (priv->phy_of_handle > 0)
688*4882a593Smuzhiyun priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
689*4882a593Smuzhiyun priv->phy_of_handle, "reg", -1);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
692*4882a593Smuzhiyun if (phy_mode)
693*4882a593Smuzhiyun pdata->phy_interface = phy_get_interface_by_name(phy_mode);
694*4882a593Smuzhiyun if (pdata->phy_interface == -1) {
695*4882a593Smuzhiyun debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
696*4882a593Smuzhiyun return -EINVAL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun priv->interface = pdata->phy_interface;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
701*4882a593Smuzhiyun priv->phyaddr, phy_string_for_interface(priv->interface));
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static const struct udevice_id zynq_gem_ids[] = {
707*4882a593Smuzhiyun { .compatible = "cdns,zynqmp-gem" },
708*4882a593Smuzhiyun { .compatible = "cdns,zynq-gem" },
709*4882a593Smuzhiyun { .compatible = "cdns,gem" },
710*4882a593Smuzhiyun { }
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun U_BOOT_DRIVER(zynq_gem) = {
714*4882a593Smuzhiyun .name = "zynq_gem",
715*4882a593Smuzhiyun .id = UCLASS_ETH,
716*4882a593Smuzhiyun .of_match = zynq_gem_ids,
717*4882a593Smuzhiyun .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
718*4882a593Smuzhiyun .probe = zynq_gem_probe,
719*4882a593Smuzhiyun .remove = zynq_gem_remove,
720*4882a593Smuzhiyun .ops = &zynq_gem_ops,
721*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
722*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
723*4882a593Smuzhiyun };
724