xref: /OK3568_Linux_fs/u-boot/drivers/net/xilinx_ll_temac_sdma.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Xilinx xps_ll_temac ethernet driver for u-boot
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SDMA sub-controller interface
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2011 - 2012 Stephan Linz <linz@li-pro.net>
7*4882a593Smuzhiyun  * Copyright (C) 2008 - 2011 Michal Simek <monstr@monstr.eu>
8*4882a593Smuzhiyun  * Copyright (C) 2008 - 2011 PetaLogix
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on Yoshio Kashiwagi kashiwagi@co-nss.co.jp driver
11*4882a593Smuzhiyun  * Copyright (C) 2008 Nissin Systems Co.,Ltd.
12*4882a593Smuzhiyun  * March 2008 created
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * [0]: http://www.xilinx.com/support/documentation
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * [S]:	[0]/ip_documentation/xps_ll_temac.pdf
19*4882a593Smuzhiyun  * [A]:	[0]/application_notes/xapp1041.pdf
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #ifndef _XILINX_LL_TEMAC_SDMA_
22*4882a593Smuzhiyun #define _XILINX_LL_TEMAC_SDMA_
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <net.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm/types.h>
27*4882a593Smuzhiyun #include <asm/byteorder.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/compiler.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if !defined(__BIG_ENDIAN)
32*4882a593Smuzhiyun # error LL_TEMAC requires big endianess
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * DMA Buffer Descriptor for CDMAC
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * Used for data connection from and to (Rx/Tx) the LocalLink (LL) TEMAC via
39*4882a593Smuzhiyun  * the Communications Direct Memory Access Controller (CDMAC) -- one for each.
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  * overview:
42*4882a593Smuzhiyun  *      ftp://ftp.xilinx.com/pub/documentation/misc/mpmc_getting_started.pdf
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * [1]: [0]/ip_documentation/mpmc.pdf
45*4882a593Smuzhiyun  *      page 140, DMA Operation Descriptors
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * [2]:	[0]/user_guides/ug200.pdf
48*4882a593Smuzhiyun  *	page 229, DMA Controller -- Descriptor Format
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * [3]:	[0]/ip_documentation/xps_ll_temac.pdf
51*4882a593Smuzhiyun  *	page 72, Transmit LocalLink Frame Format
52*4882a593Smuzhiyun  *	page 73, Receive LocalLink Frame Format
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun struct cdmac_bd {
55*4882a593Smuzhiyun 	struct cdmac_bd *next_p;	/* Next Descriptor Pointer */
56*4882a593Smuzhiyun 	u8 *phys_buf_p;			/* Buffer Address */
57*4882a593Smuzhiyun 	u32 buf_len;			/* Buffer Length */
58*4882a593Smuzhiyun 	union {
59*4882a593Smuzhiyun 		u8 stctrl;		/* Status/Control the DMA transfer */
60*4882a593Smuzhiyun 		u32 app[5];		/* application specific data */
61*4882a593Smuzhiyun 	} __packed __aligned(1) sca;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* CDMAC Descriptor Status and Control (stctrl), [1] p140, [2] p230 */
65*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_ERROR		(1 << 7)
66*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_IRQ_ON_END	(1 << 6)
67*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_STOP_ON_END	(1 << 5)
68*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_COMPLETED	(1 << 4)
69*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_SOP		(1 << 3)
70*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_EOP		(1 << 2)
71*4882a593Smuzhiyun #define CDMAC_BD_STCTRL_DMACHBUSY	(1 << 1)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* CDMAC Descriptor APP0: Transmit LocalLink Footer Word 3, [3] p72 */
74*4882a593Smuzhiyun #define CDMAC_BD_APP0_TXCSCNTRL		(1 << 0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* CDMAC Descriptor APP1: Transmit LocalLink Footer Word 4, [3] p73 */
77*4882a593Smuzhiyun #define CDMAC_BD_APP1_TXCSBEGIN_POS	16
78*4882a593Smuzhiyun #define CDMAC_BD_APP1_TXCSBEGIN_MASK	(0xFFFF << CDMAC_BD_APP1_TXCSBEGIN_POS)
79*4882a593Smuzhiyun #define CDMAC_BD_APP1_TXCSINSERT_POS	0
80*4882a593Smuzhiyun #define CDMAC_BD_APP1_TXCSINSERT_MASK	(0xFFFF << CDMAC_BD_APP1_TXCSINSERT_POS)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* CDMAC Descriptor APP2: Transmit LocalLink Footer Word 5, [3] p73 */
83*4882a593Smuzhiyun #define CDMAC_BD_APP2_TXCSINIT_POS	0
84*4882a593Smuzhiyun #define CDMAC_BD_APP2_TXCSINIT_MASK	(0xFFFF << CDMAC_BD_APP2_TXCSINIT_POS)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* CDMAC Descriptor APP0: Receive LocalLink Footer Word 3, [3] p73 */
87*4882a593Smuzhiyun #define CDMAC_BD_APP0_MADDRU_POS	0
88*4882a593Smuzhiyun #define CDMAC_BD_APP0_MADDRU_MASK	(0xFFFF << CDMAC_BD_APP0_MADDRU_POS)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* CDMAC Descriptor APP1: Receive LocalLink Footer Word 4, [3] p74 */
91*4882a593Smuzhiyun #define CDMAC_BD_APP1_MADDRL_POS	0
92*4882a593Smuzhiyun #define CDMAC_BD_APP1_MADDRL_MASK	(~0UL << CDMAC_BD_APP1_MADDRL_POS)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* CDMAC Descriptor APP2: Receive LocalLink Footer Word 5, [3] p74 */
95*4882a593Smuzhiyun #define CDMAC_BD_APP2_BCAST_FRAME	(1 << 2)
96*4882a593Smuzhiyun #define CDMAC_BD_APP2_IPC_MCAST_FRAME	(1 << 1)
97*4882a593Smuzhiyun #define CDMAC_BD_APP2_MAC_MCAST_FRAME	(1 << 0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* CDMAC Descriptor APP3: Receive LocalLink Footer Word 6, [3] p74 */
100*4882a593Smuzhiyun #define CDMAC_BD_APP3_TLTPID_POS	16
101*4882a593Smuzhiyun #define CDMAC_BD_APP3_TLTPID_MASK	(0xFFFF << CDMAC_BD_APP3_TLTPID_POS)
102*4882a593Smuzhiyun #define CDMAC_BD_APP3_RXCSRAW_POS	0
103*4882a593Smuzhiyun #define CDMAC_BD_APP3_RXCSRAW_MASK	(0xFFFF << CDMAC_BD_APP3_RXCSRAW_POS)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* CDMAC Descriptor APP4: Receive LocalLink Footer Word 7, [3] p74 */
106*4882a593Smuzhiyun #define CDMAC_BD_APP4_VLANTAG_POS	16
107*4882a593Smuzhiyun #define CDMAC_BD_APP4_VLANTAG_MASK	(0xFFFF << CDMAC_BD_APP4_VLANTAG_POS)
108*4882a593Smuzhiyun #define CDMAC_BD_APP4_RXBYTECNT_POS	0
109*4882a593Smuzhiyun #define CDMAC_BD_APP4_RXBYTECNT_MASK	(0x3FFF << CDMAC_BD_APP4_RXBYTECNT_POS)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  * SDMA Register Definition
113*4882a593Smuzhiyun  *
114*4882a593Smuzhiyun  * [0]: http://www.xilinx.com/support/documentation
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * [1]:	[0]/ip_documentation/mpmc.pdf
117*4882a593Smuzhiyun  *	page 54, SDMA Register Summary
118*4882a593Smuzhiyun  *	page 160, SDMA Registers
119*4882a593Smuzhiyun  *
120*4882a593Smuzhiyun  * [2]:	[0]/user_guides/ug200.pdf
121*4882a593Smuzhiyun  *	page 244, DMA Controller -- Programming Interface and Registers
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define SDMA_CTRL_REGTYPE	u32
124*4882a593Smuzhiyun #define SDMA_CTRL_REGSIZE	sizeof(SDMA_CTRL_REGTYPE)
125*4882a593Smuzhiyun struct sdma_ctrl {
126*4882a593Smuzhiyun 	/* Transmit Registers */
127*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_nxtdesc_ptr;   /* TX Next Description Pointer */
128*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_curbuf_addr;   /* TX Current Buffer Address */
129*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_curbuf_length; /* TX Current Buffer Length */
130*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_curdesc_ptr;   /* TX Current Descriptor Pointer */
131*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_taildesc_ptr;  /* TX Tail Descriptor Pointer */
132*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_chnl_ctrl;     /* TX Channel Control */
133*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_irq_reg;       /* TX Interrupt Register */
134*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE tx_chnl_sts;      /* TX Status Register */
135*4882a593Smuzhiyun 	/* Receive Registers */
136*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_nxtdesc_ptr;   /* RX Next Descriptor Pointer */
137*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_curbuf_addr;   /* RX Current Buffer Address */
138*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_curbuf_length; /* RX Current Buffer Length */
139*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_curdesc_ptr;   /* RX Current Descriptor Pointer */
140*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_taildesc_ptr;  /* RX Tail Descriptor Pointer */
141*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_chnl_ctrl;     /* RX Channel Control */
142*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_irq_reg;       /* RX Interrupt Register */
143*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE rx_chnl_sts;      /* RX Status Register */
144*4882a593Smuzhiyun 	/* Control Registers */
145*4882a593Smuzhiyun 	SDMA_CTRL_REGTYPE dma_control_reg;  /* DMA Control Register */
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define SDMA_CTRL_REGNUMS	sizeof(struct sdma_ctrl)/SDMA_CTRL_REGSIZE
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * DMAC Register Index Enumeration
152*4882a593Smuzhiyun  *
153*4882a593Smuzhiyun  * [2]:	http://www.xilinx.com/support/documentation/user_guides/ug200.pdf
154*4882a593Smuzhiyun  *	page 244, DMA Controller -- Programming Interface and Registers
155*4882a593Smuzhiyun  */
156*4882a593Smuzhiyun enum dmac_ctrl {
157*4882a593Smuzhiyun 	/* Transmit Registers */
158*4882a593Smuzhiyun 	TX_NXTDESC_PTR = 0,	/* TX Next Description Pointer */
159*4882a593Smuzhiyun 	TX_CURBUF_ADDR,		/* TX Current Buffer Address */
160*4882a593Smuzhiyun 	TX_CURBUF_LENGTH,	/* TX Current Buffer Length */
161*4882a593Smuzhiyun 	TX_CURDESC_PTR,		/* TX Current Descriptor Pointer */
162*4882a593Smuzhiyun 	TX_TAILDESC_PTR,	/* TX Tail Descriptor Pointer */
163*4882a593Smuzhiyun 	TX_CHNL_CTRL,		/* TX Channel Control */
164*4882a593Smuzhiyun 	TX_IRQ_REG,		/* TX Interrupt Register */
165*4882a593Smuzhiyun 	TX_CHNL_STS,		/* TX Status Register */
166*4882a593Smuzhiyun 	/* Receive Registers */
167*4882a593Smuzhiyun 	RX_NXTDESC_PTR,		/* RX Next Descriptor Pointer */
168*4882a593Smuzhiyun 	RX_CURBUF_ADDR,		/* RX Current Buffer Address */
169*4882a593Smuzhiyun 	RX_CURBUF_LENGTH,	/* RX Current Buffer Length */
170*4882a593Smuzhiyun 	RX_CURDESC_PTR,		/* RX Current Descriptor Pointer */
171*4882a593Smuzhiyun 	RX_TAILDESC_PTR,	/* RX Tail Descriptor Pointer */
172*4882a593Smuzhiyun 	RX_CHNL_CTRL,		/* RX Channel Control */
173*4882a593Smuzhiyun 	RX_IRQ_REG,		/* RX Interrupt Register */
174*4882a593Smuzhiyun 	RX_CHNL_STS,		/* RX Status Register */
175*4882a593Smuzhiyun 	/* Control Registers */
176*4882a593Smuzhiyun 	DMA_CONTROL_REG		/* DMA Control Register */
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* Rx/Tx Channel Control Register (*_chnl_ctrl), [1] p163, [2] p246/p252 */
180*4882a593Smuzhiyun #define CHNL_CTRL_ITO_POS	24
181*4882a593Smuzhiyun #define CHNL_CTRL_ITO_MASK	(0xFF << CHNL_CTRL_ITO_POS)
182*4882a593Smuzhiyun #define CHNL_CTRL_IC_POS	16
183*4882a593Smuzhiyun #define CHNL_CTRL_IC_MASK	(0xFF << CHNL_CTRL_IC_POS)
184*4882a593Smuzhiyun #define CHNL_CTRL_MSBADDR_POS	12
185*4882a593Smuzhiyun #define CHNL_CTRL_MSBADDR_MASK	(0xF << CHNL_CTRL_MSBADDR_POS)
186*4882a593Smuzhiyun #define CHNL_CTRL_AME		(1 << 11)
187*4882a593Smuzhiyun #define CHNL_CTRL_OBWC		(1 << 10)
188*4882a593Smuzhiyun #define CHNL_CTRL_IOE		(1 << 9)
189*4882a593Smuzhiyun #define CHNL_CTRL_LIC		(1 << 8)
190*4882a593Smuzhiyun #define CHNL_CTRL_IE		(1 << 7)
191*4882a593Smuzhiyun #define CHNL_CTRL_IEE		(1 << 2)
192*4882a593Smuzhiyun #define CHNL_CTRL_IDE		(1 << 1)
193*4882a593Smuzhiyun #define CHNL_CTRL_ICE		(1 << 0)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* All interrupt enable bits */
196*4882a593Smuzhiyun #define CHNL_CTRL_IRQ_MASK	(CHNL_CTRL_IE | \
197*4882a593Smuzhiyun 				 CHNL_CTRL_IEE | \
198*4882a593Smuzhiyun 				 CHNL_CTRL_IDE | \
199*4882a593Smuzhiyun 				 CHNL_CTRL_ICE)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* Rx/Tx Interrupt Status Register (*_irq_reg), [1] p164, [2] p247/p253 */
202*4882a593Smuzhiyun #define IRQ_REG_DTV_POS		24
203*4882a593Smuzhiyun #define IRQ_REG_DTV_MASK	(0xFF << IRQ_REG_DTV_POS)
204*4882a593Smuzhiyun #define IRQ_REG_CCV_POS		16
205*4882a593Smuzhiyun #define IRQ_REG_CCV_MASK	(0xFF << IRQ_REG_CCV_POS)
206*4882a593Smuzhiyun #define IRQ_REG_WRCQ_EMPTY	(1 << 14)
207*4882a593Smuzhiyun #define IRQ_REG_CIC_POS		10
208*4882a593Smuzhiyun #define IRQ_REG_CIC_MASK	(0xF << IRQ_REG_CIC_POS)
209*4882a593Smuzhiyun #define IRQ_REG_DIC_POS		8
210*4882a593Smuzhiyun #define IRQ_REG_DIC_MASK	(3 << 8)
211*4882a593Smuzhiyun #define IRQ_REG_PLB_RD_NMI	(1 << 4)
212*4882a593Smuzhiyun #define IRQ_REG_PLB_WR_NMI	(1 << 3)
213*4882a593Smuzhiyun #define IRQ_REG_EI		(1 << 2)
214*4882a593Smuzhiyun #define IRQ_REG_DI		(1 << 1)
215*4882a593Smuzhiyun #define IRQ_REG_CI		(1 << 0)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* All interrupt bits */
218*4882a593Smuzhiyun #define IRQ_REG_IRQ_MASK	(IRQ_REG_PLB_RD_NMI | \
219*4882a593Smuzhiyun 				 IRQ_REG_PLB_WR_NMI | \
220*4882a593Smuzhiyun 				 IRQ_REG_EI | IRQ_REG_DI | IRQ_REG_CI)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* Rx/Tx Channel Status Register (*_chnl_sts), [1] p165, [2] p249/p255 */
223*4882a593Smuzhiyun #define CHNL_STS_ERROR_TAIL	(1 << 21)
224*4882a593Smuzhiyun #define CHNL_STS_ERROR_CMP	(1 << 20)
225*4882a593Smuzhiyun #define CHNL_STS_ERROR_ADDR	(1 << 19)
226*4882a593Smuzhiyun #define CHNL_STS_ERROR_NXTP	(1 << 18)
227*4882a593Smuzhiyun #define CHNL_STS_ERROR_CURP	(1 << 17)
228*4882a593Smuzhiyun #define CHNL_STS_ERROR_BSYWR	(1 << 16)
229*4882a593Smuzhiyun #define CHNL_STS_ERROR		(1 << 7)
230*4882a593Smuzhiyun #define CHNL_STS_IOE		(1 << 6)
231*4882a593Smuzhiyun #define CHNL_STS_SOE		(1 << 5)
232*4882a593Smuzhiyun #define CHNL_STS_CMPLT		(1 << 4)
233*4882a593Smuzhiyun #define CHNL_STS_SOP		(1 << 3)
234*4882a593Smuzhiyun #define CHNL_STS_EOP		(1 << 2)
235*4882a593Smuzhiyun #define CHNL_STS_EBUSY		(1 << 1)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* DMA Control Register (dma_control_reg), [1] p166, [2] p256 */
238*4882a593Smuzhiyun #define DMA_CONTROL_PLBED	(1 << 5)
239*4882a593Smuzhiyun #define DMA_CONTROL_RXOCEID	(1 << 4)
240*4882a593Smuzhiyun #define DMA_CONTROL_TXOCEID	(1 << 3)
241*4882a593Smuzhiyun #define DMA_CONTROL_TPE		(1 << 2)
242*4882a593Smuzhiyun #define DMA_CONTROL_RESET	(1 << 0)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* Xilinx Processor Local Bus (PLB) in/out accessors */
245*4882a593Smuzhiyun unsigned ll_temac_xlplb_in32(phys_addr_t base);
246*4882a593Smuzhiyun void ll_temac_xlplb_out32(phys_addr_t base, unsigned value);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* collect all register addresses for Xilinx PLB in/out accessors */
249*4882a593Smuzhiyun void ll_temac_collect_xlplb_sdma_reg_addr(struct eth_device *dev);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* initialize both Rx/Tx buffer descriptors */
252*4882a593Smuzhiyun int ll_temac_init_sdma(struct eth_device *dev);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* halt both Rx/Tx transfers */
255*4882a593Smuzhiyun int ll_temac_halt_sdma(struct eth_device *dev);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* reset SDMA and IRQ, disable interrupts and errors */
258*4882a593Smuzhiyun int ll_temac_reset_sdma(struct eth_device *dev);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* receive buffered data from SDMA (polling ISR) */
261*4882a593Smuzhiyun int ll_temac_recv_sdma(struct eth_device *dev);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* send buffered data to SDMA */
264*4882a593Smuzhiyun int ll_temac_send_sdma(struct eth_device *dev, void *packet, int length);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #endif /* _XILINX_LL_TEMAC_SDMA_ */
267