1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2009 Michal Simek
3*4882a593Smuzhiyun * (C) Copyright 2003 Xilinx Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Michal SIMEK <monstr@monstr.eu>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <net.h>
12*4882a593Smuzhiyun #include <config.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <console.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <phy.h>
18*4882a593Smuzhiyun #include <miiphy.h>
19*4882a593Smuzhiyun #include <fdtdec.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ENET_ADDR_LENGTH 6
27*4882a593Smuzhiyun #define ETH_FCS_LEN 4 /* Octets in the FCS */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Xmit complete */
30*4882a593Smuzhiyun #define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL
31*4882a593Smuzhiyun /* Xmit interrupt enable bit */
32*4882a593Smuzhiyun #define XEL_TSR_XMIT_IE_MASK 0x00000008UL
33*4882a593Smuzhiyun /* Program the MAC address */
34*4882a593Smuzhiyun #define XEL_TSR_PROGRAM_MASK 0x00000002UL
35*4882a593Smuzhiyun /* define for programming the MAC address into the EMAC Lite */
36*4882a593Smuzhiyun #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Transmit packet length upper byte */
39*4882a593Smuzhiyun #define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL
40*4882a593Smuzhiyun /* Transmit packet length lower byte */
41*4882a593Smuzhiyun #define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Recv complete */
44*4882a593Smuzhiyun #define XEL_RSR_RECV_DONE_MASK 0x00000001UL
45*4882a593Smuzhiyun /* Recv interrupt enable bit */
46*4882a593Smuzhiyun #define XEL_RSR_RECV_IE_MASK 0x00000008UL
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* MDIO Address Register Bit Masks */
49*4882a593Smuzhiyun #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
50*4882a593Smuzhiyun #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
51*4882a593Smuzhiyun #define XEL_MDIOADDR_PHYADR_SHIFT 5
52*4882a593Smuzhiyun #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* MDIO Write Data Register Bit Masks */
55*4882a593Smuzhiyun #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* MDIO Read Data Register Bit Masks */
58*4882a593Smuzhiyun #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* MDIO Control Register Bit Masks */
61*4882a593Smuzhiyun #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
62*4882a593Smuzhiyun #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct emaclite_regs {
65*4882a593Smuzhiyun u32 tx_ping; /* 0x0 - TX Ping buffer */
66*4882a593Smuzhiyun u32 reserved1[504];
67*4882a593Smuzhiyun u32 mdioaddr; /* 0x7e4 - MDIO Address Register */
68*4882a593Smuzhiyun u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */
69*4882a593Smuzhiyun u32 mdiord;/* 0x7ec - MDIO Read Data Register */
70*4882a593Smuzhiyun u32 mdioctrl; /* 0x7f0 - MDIO Control Register */
71*4882a593Smuzhiyun u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */
72*4882a593Smuzhiyun u32 global_interrupt; /* 0x7f8 - Global interrupt enable */
73*4882a593Smuzhiyun u32 tx_ping_tsr; /* 0x7fc - Tx status */
74*4882a593Smuzhiyun u32 tx_pong; /* 0x800 - TX Pong buffer */
75*4882a593Smuzhiyun u32 reserved2[508];
76*4882a593Smuzhiyun u32 tx_pong_tplr; /* 0xff4 - Tx packet length */
77*4882a593Smuzhiyun u32 reserved3; /* 0xff8 */
78*4882a593Smuzhiyun u32 tx_pong_tsr; /* 0xffc - Tx status */
79*4882a593Smuzhiyun u32 rx_ping; /* 0x1000 - Receive Buffer */
80*4882a593Smuzhiyun u32 reserved4[510];
81*4882a593Smuzhiyun u32 rx_ping_rsr; /* 0x17fc - Rx status */
82*4882a593Smuzhiyun u32 rx_pong; /* 0x1800 - Receive Buffer */
83*4882a593Smuzhiyun u32 reserved5[510];
84*4882a593Smuzhiyun u32 rx_pong_rsr; /* 0x1ffc - Rx status */
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct xemaclite {
88*4882a593Smuzhiyun bool use_rx_pong_buffer_next; /* Next RX buffer to read from */
89*4882a593Smuzhiyun u32 txpp; /* TX ping pong buffer */
90*4882a593Smuzhiyun u32 rxpp; /* RX ping pong buffer */
91*4882a593Smuzhiyun int phyaddr;
92*4882a593Smuzhiyun struct emaclite_regs *regs;
93*4882a593Smuzhiyun struct phy_device *phydev;
94*4882a593Smuzhiyun struct mii_dev *bus;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static uchar etherrxbuff[PKTSIZE_ALIGN]; /* Receive buffer */
98*4882a593Smuzhiyun
xemaclite_alignedread(u32 * srcptr,void * destptr,u32 bytecount)99*4882a593Smuzhiyun static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 i;
102*4882a593Smuzhiyun u32 alignbuffer;
103*4882a593Smuzhiyun u32 *to32ptr;
104*4882a593Smuzhiyun u32 *from32ptr;
105*4882a593Smuzhiyun u8 *to8ptr;
106*4882a593Smuzhiyun u8 *from8ptr;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun from32ptr = (u32 *) srcptr;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Word aligned buffer, no correction needed. */
111*4882a593Smuzhiyun to32ptr = (u32 *) destptr;
112*4882a593Smuzhiyun while (bytecount > 3) {
113*4882a593Smuzhiyun *to32ptr++ = *from32ptr++;
114*4882a593Smuzhiyun bytecount -= 4;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun to8ptr = (u8 *) to32ptr;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun alignbuffer = *from32ptr++;
119*4882a593Smuzhiyun from8ptr = (u8 *) &alignbuffer;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (i = 0; i < bytecount; i++)
122*4882a593Smuzhiyun *to8ptr++ = *from8ptr++;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
xemaclite_alignedwrite(void * srcptr,u32 * destptr,u32 bytecount)125*4882a593Smuzhiyun static void xemaclite_alignedwrite(void *srcptr, u32 *destptr, u32 bytecount)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun u32 i;
128*4882a593Smuzhiyun u32 alignbuffer;
129*4882a593Smuzhiyun u32 *to32ptr = (u32 *) destptr;
130*4882a593Smuzhiyun u32 *from32ptr;
131*4882a593Smuzhiyun u8 *to8ptr;
132*4882a593Smuzhiyun u8 *from8ptr;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun from32ptr = (u32 *) srcptr;
135*4882a593Smuzhiyun while (bytecount > 3) {
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun *to32ptr++ = *from32ptr++;
138*4882a593Smuzhiyun bytecount -= 4;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun alignbuffer = 0;
142*4882a593Smuzhiyun to8ptr = (u8 *) &alignbuffer;
143*4882a593Smuzhiyun from8ptr = (u8 *) from32ptr;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (i = 0; i < bytecount; i++)
146*4882a593Smuzhiyun *to8ptr++ = *from8ptr++;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun *to32ptr++ = alignbuffer;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
wait_for_bit(const char * func,u32 * reg,const u32 mask,bool set,unsigned int timeout)151*4882a593Smuzhiyun static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
152*4882a593Smuzhiyun bool set, unsigned int timeout)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u32 val;
155*4882a593Smuzhiyun unsigned long start = get_timer(0);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun while (1) {
158*4882a593Smuzhiyun val = __raw_readl(reg);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!set)
161*4882a593Smuzhiyun val = ~val;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if ((val & mask) == mask)
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (get_timer(start) > timeout)
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (ctrlc()) {
170*4882a593Smuzhiyun puts("Abort\n");
171*4882a593Smuzhiyun return -EINTR;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun udelay(1);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
178*4882a593Smuzhiyun func, reg, mask, set);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return -ETIMEDOUT;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mdio_wait(struct emaclite_regs * regs)183*4882a593Smuzhiyun static int mdio_wait(struct emaclite_regs *regs)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return wait_for_bit(__func__, ®s->mdioctrl,
186*4882a593Smuzhiyun XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
phyread(struct xemaclite * emaclite,u32 phyaddress,u32 registernum,u16 * data)189*4882a593Smuzhiyun static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
190*4882a593Smuzhiyun u16 *data)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (mdio_wait(regs))
195*4882a593Smuzhiyun return 1;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun u32 ctrl_reg = __raw_readl(®s->mdioctrl);
198*4882a593Smuzhiyun __raw_writel(XEL_MDIOADDR_OP_MASK
199*4882a593Smuzhiyun | ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT)
200*4882a593Smuzhiyun | registernum), ®s->mdioaddr);
201*4882a593Smuzhiyun __raw_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK, ®s->mdioctrl);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (mdio_wait(regs))
204*4882a593Smuzhiyun return 1;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Read data */
207*4882a593Smuzhiyun *data = __raw_readl(®s->mdiord);
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
phywrite(struct xemaclite * emaclite,u32 phyaddress,u32 registernum,u16 data)211*4882a593Smuzhiyun static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
212*4882a593Smuzhiyun u16 data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (mdio_wait(regs))
217*4882a593Smuzhiyun return 1;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * Write the PHY address, register number and clear the OP bit in the
221*4882a593Smuzhiyun * MDIO Address register and then write the value into the MDIO Write
222*4882a593Smuzhiyun * Data register. Finally, set the Status bit in the MDIO Control
223*4882a593Smuzhiyun * register to start a MDIO write transaction.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun u32 ctrl_reg = __raw_readl(®s->mdioctrl);
226*4882a593Smuzhiyun __raw_writel(~XEL_MDIOADDR_OP_MASK
227*4882a593Smuzhiyun & ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT)
228*4882a593Smuzhiyun | registernum), ®s->mdioaddr);
229*4882a593Smuzhiyun __raw_writel(data, ®s->mdiowr);
230*4882a593Smuzhiyun __raw_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK, ®s->mdioctrl);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (mdio_wait(regs))
233*4882a593Smuzhiyun return 1;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
emaclite_stop(struct udevice * dev)238*4882a593Smuzhiyun static void emaclite_stop(struct udevice *dev)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun debug("eth_stop\n");
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Use MII register 1 (MII status register) to detect PHY */
244*4882a593Smuzhiyun #define PHY_DETECT_REG 1
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Mask used to verify certain PHY features (or register contents)
247*4882a593Smuzhiyun * in the register above:
248*4882a593Smuzhiyun * 0x1000: 10Mbps full duplex support
249*4882a593Smuzhiyun * 0x0800: 10Mbps half duplex support
250*4882a593Smuzhiyun * 0x0008: Auto-negotiation support
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun #define PHY_DETECT_MASK 0x1808
253*4882a593Smuzhiyun
setup_phy(struct udevice * dev)254*4882a593Smuzhiyun static int setup_phy(struct udevice *dev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun int i, ret;
257*4882a593Smuzhiyun u16 phyreg;
258*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
259*4882a593Smuzhiyun struct phy_device *phydev;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun u32 supported = SUPPORTED_10baseT_Half |
262*4882a593Smuzhiyun SUPPORTED_10baseT_Full |
263*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
264*4882a593Smuzhiyun SUPPORTED_100baseT_Full;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (emaclite->phyaddr != -1) {
267*4882a593Smuzhiyun phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg);
268*4882a593Smuzhiyun if ((phyreg != 0xFFFF) &&
269*4882a593Smuzhiyun ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
270*4882a593Smuzhiyun /* Found a valid PHY address */
271*4882a593Smuzhiyun debug("Default phy address %d is valid\n",
272*4882a593Smuzhiyun emaclite->phyaddr);
273*4882a593Smuzhiyun } else {
274*4882a593Smuzhiyun debug("PHY address is not setup correctly %d\n",
275*4882a593Smuzhiyun emaclite->phyaddr);
276*4882a593Smuzhiyun emaclite->phyaddr = -1;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (emaclite->phyaddr == -1) {
281*4882a593Smuzhiyun /* detect the PHY address */
282*4882a593Smuzhiyun for (i = 31; i >= 0; i--) {
283*4882a593Smuzhiyun phyread(emaclite, i, PHY_DETECT_REG, &phyreg);
284*4882a593Smuzhiyun if ((phyreg != 0xFFFF) &&
285*4882a593Smuzhiyun ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
286*4882a593Smuzhiyun /* Found a valid PHY address */
287*4882a593Smuzhiyun emaclite->phyaddr = i;
288*4882a593Smuzhiyun debug("emaclite: Found valid phy address, %d\n",
289*4882a593Smuzhiyun i);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* interface - look at tsec */
296*4882a593Smuzhiyun phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev,
297*4882a593Smuzhiyun PHY_INTERFACE_MODE_MII);
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * Phy can support 1000baseT but device NOT that's why phydev->supported
300*4882a593Smuzhiyun * must be setup for 1000baseT. phydev->advertising setups what speeds
301*4882a593Smuzhiyun * will be used for autonegotiation where 1000baseT must be disabled.
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun phydev->supported = supported | SUPPORTED_1000baseT_Half |
304*4882a593Smuzhiyun SUPPORTED_1000baseT_Full;
305*4882a593Smuzhiyun phydev->advertising = supported;
306*4882a593Smuzhiyun emaclite->phydev = phydev;
307*4882a593Smuzhiyun phy_config(phydev);
308*4882a593Smuzhiyun ret = phy_startup(phydev);
309*4882a593Smuzhiyun if (ret)
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (!phydev->link) {
313*4882a593Smuzhiyun printf("%s: No link.\n", phydev->dev->name);
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Do not setup anything */
318*4882a593Smuzhiyun return 1;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
emaclite_start(struct udevice * dev)321*4882a593Smuzhiyun static int emaclite_start(struct udevice *dev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
324*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
325*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun debug("EmacLite Initialization Started\n");
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * TX - TX_PING & TX_PONG initialization
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun /* Restart PING TX */
333*4882a593Smuzhiyun __raw_writel(0, ®s->tx_ping_tsr);
334*4882a593Smuzhiyun /* Copy MAC address */
335*4882a593Smuzhiyun xemaclite_alignedwrite(pdata->enetaddr, ®s->tx_ping,
336*4882a593Smuzhiyun ENET_ADDR_LENGTH);
337*4882a593Smuzhiyun /* Set the length */
338*4882a593Smuzhiyun __raw_writel(ENET_ADDR_LENGTH, ®s->tx_ping_tplr);
339*4882a593Smuzhiyun /* Update the MAC address in the EMAC Lite */
340*4882a593Smuzhiyun __raw_writel(XEL_TSR_PROG_MAC_ADDR, ®s->tx_ping_tsr);
341*4882a593Smuzhiyun /* Wait for EMAC Lite to finish with the MAC address update */
342*4882a593Smuzhiyun while ((__raw_readl(®s->tx_ping_tsr) &
343*4882a593Smuzhiyun XEL_TSR_PROG_MAC_ADDR) != 0)
344*4882a593Smuzhiyun ;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (emaclite->txpp) {
347*4882a593Smuzhiyun /* The same operation with PONG TX */
348*4882a593Smuzhiyun __raw_writel(0, ®s->tx_pong_tsr);
349*4882a593Smuzhiyun xemaclite_alignedwrite(pdata->enetaddr, ®s->tx_pong,
350*4882a593Smuzhiyun ENET_ADDR_LENGTH);
351*4882a593Smuzhiyun __raw_writel(ENET_ADDR_LENGTH, ®s->tx_pong_tplr);
352*4882a593Smuzhiyun __raw_writel(XEL_TSR_PROG_MAC_ADDR, ®s->tx_pong_tsr);
353*4882a593Smuzhiyun while ((__raw_readl(®s->tx_pong_tsr) &
354*4882a593Smuzhiyun XEL_TSR_PROG_MAC_ADDR) != 0)
355*4882a593Smuzhiyun ;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * RX - RX_PING & RX_PONG initialization
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun /* Write out the value to flush the RX buffer */
362*4882a593Smuzhiyun __raw_writel(XEL_RSR_RECV_IE_MASK, ®s->rx_ping_rsr);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (emaclite->rxpp)
365*4882a593Smuzhiyun __raw_writel(XEL_RSR_RECV_IE_MASK, ®s->rx_pong_rsr);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun __raw_writel(XEL_MDIOCTRL_MDIOEN_MASK, ®s->mdioctrl);
368*4882a593Smuzhiyun if (__raw_readl(®s->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK)
369*4882a593Smuzhiyun if (!setup_phy(dev))
370*4882a593Smuzhiyun return -1;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun debug("EmacLite Initialization complete\n");
373*4882a593Smuzhiyun return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
xemaclite_txbufferavailable(struct xemaclite * emaclite)376*4882a593Smuzhiyun static int xemaclite_txbufferavailable(struct xemaclite *emaclite)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun u32 tmp;
379*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * Read the other buffer register
383*4882a593Smuzhiyun * and determine if the other buffer is available
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun tmp = ~__raw_readl(®s->tx_ping_tsr);
386*4882a593Smuzhiyun if (emaclite->txpp)
387*4882a593Smuzhiyun tmp |= ~__raw_readl(®s->tx_pong_tsr);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return !(tmp & XEL_TSR_XMIT_BUSY_MASK);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
emaclite_send(struct udevice * dev,void * ptr,int len)392*4882a593Smuzhiyun static int emaclite_send(struct udevice *dev, void *ptr, int len)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u32 reg;
395*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
396*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun u32 maxtry = 1000;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (len > PKTSIZE)
401*4882a593Smuzhiyun len = PKTSIZE;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun while (xemaclite_txbufferavailable(emaclite) && maxtry) {
404*4882a593Smuzhiyun udelay(10);
405*4882a593Smuzhiyun maxtry--;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (!maxtry) {
409*4882a593Smuzhiyun printf("Error: Timeout waiting for ethernet TX buffer\n");
410*4882a593Smuzhiyun /* Restart PING TX */
411*4882a593Smuzhiyun __raw_writel(0, ®s->tx_ping_tsr);
412*4882a593Smuzhiyun if (emaclite->txpp) {
413*4882a593Smuzhiyun __raw_writel(0, ®s->tx_pong_tsr);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun return -1;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Determine if the expected buffer address is empty */
419*4882a593Smuzhiyun reg = __raw_readl(®s->tx_ping_tsr);
420*4882a593Smuzhiyun if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
421*4882a593Smuzhiyun debug("Send packet from tx_ping buffer\n");
422*4882a593Smuzhiyun /* Write the frame to the buffer */
423*4882a593Smuzhiyun xemaclite_alignedwrite(ptr, ®s->tx_ping, len);
424*4882a593Smuzhiyun __raw_writel(len
425*4882a593Smuzhiyun & (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO),
426*4882a593Smuzhiyun ®s->tx_ping_tplr);
427*4882a593Smuzhiyun reg = __raw_readl(®s->tx_ping_tsr);
428*4882a593Smuzhiyun reg |= XEL_TSR_XMIT_BUSY_MASK;
429*4882a593Smuzhiyun __raw_writel(reg, ®s->tx_ping_tsr);
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (emaclite->txpp) {
434*4882a593Smuzhiyun /* Determine if the expected buffer address is empty */
435*4882a593Smuzhiyun reg = __raw_readl(®s->tx_pong_tsr);
436*4882a593Smuzhiyun if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
437*4882a593Smuzhiyun debug("Send packet from tx_pong buffer\n");
438*4882a593Smuzhiyun /* Write the frame to the buffer */
439*4882a593Smuzhiyun xemaclite_alignedwrite(ptr, ®s->tx_pong, len);
440*4882a593Smuzhiyun __raw_writel(len &
441*4882a593Smuzhiyun (XEL_TPLR_LENGTH_MASK_HI |
442*4882a593Smuzhiyun XEL_TPLR_LENGTH_MASK_LO),
443*4882a593Smuzhiyun ®s->tx_pong_tplr);
444*4882a593Smuzhiyun reg = __raw_readl(®s->tx_pong_tsr);
445*4882a593Smuzhiyun reg |= XEL_TSR_XMIT_BUSY_MASK;
446*4882a593Smuzhiyun __raw_writel(reg, ®s->tx_pong_tsr);
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun puts("Error while sending frame\n");
452*4882a593Smuzhiyun return -1;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
emaclite_recv(struct udevice * dev,int flags,uchar ** packetp)455*4882a593Smuzhiyun static int emaclite_recv(struct udevice *dev, int flags, uchar **packetp)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun u32 length, first_read, reg, attempt = 0;
458*4882a593Smuzhiyun void *addr, *ack;
459*4882a593Smuzhiyun struct xemaclite *emaclite = dev->priv;
460*4882a593Smuzhiyun struct emaclite_regs *regs = emaclite->regs;
461*4882a593Smuzhiyun struct ethernet_hdr *eth;
462*4882a593Smuzhiyun struct ip_udp_hdr *ip;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun try_again:
465*4882a593Smuzhiyun if (!emaclite->use_rx_pong_buffer_next) {
466*4882a593Smuzhiyun reg = __raw_readl(®s->rx_ping_rsr);
467*4882a593Smuzhiyun debug("Testing data at rx_ping\n");
468*4882a593Smuzhiyun if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
469*4882a593Smuzhiyun debug("Data found in rx_ping buffer\n");
470*4882a593Smuzhiyun addr = ®s->rx_ping;
471*4882a593Smuzhiyun ack = ®s->rx_ping_rsr;
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun debug("Data not found in rx_ping buffer\n");
474*4882a593Smuzhiyun /* Pong buffer is not available - return immediately */
475*4882a593Smuzhiyun if (!emaclite->rxpp)
476*4882a593Smuzhiyun return -1;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Try pong buffer if this is first attempt */
479*4882a593Smuzhiyun if (attempt++)
480*4882a593Smuzhiyun return -1;
481*4882a593Smuzhiyun emaclite->use_rx_pong_buffer_next =
482*4882a593Smuzhiyun !emaclite->use_rx_pong_buffer_next;
483*4882a593Smuzhiyun goto try_again;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun } else {
486*4882a593Smuzhiyun reg = __raw_readl(®s->rx_pong_rsr);
487*4882a593Smuzhiyun debug("Testing data at rx_pong\n");
488*4882a593Smuzhiyun if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
489*4882a593Smuzhiyun debug("Data found in rx_pong buffer\n");
490*4882a593Smuzhiyun addr = ®s->rx_pong;
491*4882a593Smuzhiyun ack = ®s->rx_pong_rsr;
492*4882a593Smuzhiyun } else {
493*4882a593Smuzhiyun debug("Data not found in rx_pong buffer\n");
494*4882a593Smuzhiyun /* Try ping buffer if this is first attempt */
495*4882a593Smuzhiyun if (attempt++)
496*4882a593Smuzhiyun return -1;
497*4882a593Smuzhiyun emaclite->use_rx_pong_buffer_next =
498*4882a593Smuzhiyun !emaclite->use_rx_pong_buffer_next;
499*4882a593Smuzhiyun goto try_again;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Read all bytes for ARP packet with 32bit alignment - 48bytes */
504*4882a593Smuzhiyun first_read = ALIGN(ETHER_HDR_SIZE + ARP_HDR_SIZE + ETH_FCS_LEN, 4);
505*4882a593Smuzhiyun xemaclite_alignedread(addr, etherrxbuff, first_read);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Detect real packet size */
508*4882a593Smuzhiyun eth = (struct ethernet_hdr *)etherrxbuff;
509*4882a593Smuzhiyun switch (ntohs(eth->et_protlen)) {
510*4882a593Smuzhiyun case PROT_ARP:
511*4882a593Smuzhiyun length = first_read;
512*4882a593Smuzhiyun debug("ARP Packet %x\n", length);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case PROT_IP:
515*4882a593Smuzhiyun ip = (struct ip_udp_hdr *)(etherrxbuff + ETHER_HDR_SIZE);
516*4882a593Smuzhiyun length = ntohs(ip->ip_len);
517*4882a593Smuzhiyun length += ETHER_HDR_SIZE + ETH_FCS_LEN;
518*4882a593Smuzhiyun debug("IP Packet %x\n", length);
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun default:
521*4882a593Smuzhiyun debug("Other Packet\n");
522*4882a593Smuzhiyun length = PKTSIZE;
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Read the rest of the packet which is longer then first read */
527*4882a593Smuzhiyun if (length != first_read)
528*4882a593Smuzhiyun xemaclite_alignedread(addr + first_read,
529*4882a593Smuzhiyun etherrxbuff + first_read,
530*4882a593Smuzhiyun length - first_read);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Acknowledge the frame */
533*4882a593Smuzhiyun reg = __raw_readl(ack);
534*4882a593Smuzhiyun reg &= ~XEL_RSR_RECV_DONE_MASK;
535*4882a593Smuzhiyun __raw_writel(reg, ack);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun debug("Packet receive from 0x%p, length %dB\n", addr, length);
538*4882a593Smuzhiyun *packetp = etherrxbuff;
539*4882a593Smuzhiyun return length;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
emaclite_miiphy_read(struct mii_dev * bus,int addr,int devad,int reg)542*4882a593Smuzhiyun static int emaclite_miiphy_read(struct mii_dev *bus, int addr,
543*4882a593Smuzhiyun int devad, int reg)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun u32 ret;
546*4882a593Smuzhiyun u16 val = 0;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = phyread(bus->priv, addr, reg, &val);
549*4882a593Smuzhiyun debug("emaclite: Read MII 0x%x, 0x%x, 0x%x, %d\n", addr, reg, val, ret);
550*4882a593Smuzhiyun return val;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
emaclite_miiphy_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)553*4882a593Smuzhiyun static int emaclite_miiphy_write(struct mii_dev *bus, int addr, int devad,
554*4882a593Smuzhiyun int reg, u16 value)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, value);
557*4882a593Smuzhiyun return phywrite(bus->priv, addr, reg, value);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
emaclite_probe(struct udevice * dev)560*4882a593Smuzhiyun static int emaclite_probe(struct udevice *dev)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
563*4882a593Smuzhiyun int ret;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun emaclite->bus = mdio_alloc();
566*4882a593Smuzhiyun emaclite->bus->read = emaclite_miiphy_read;
567*4882a593Smuzhiyun emaclite->bus->write = emaclite_miiphy_write;
568*4882a593Smuzhiyun emaclite->bus->priv = emaclite;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun ret = mdio_register_seq(emaclite->bus, dev->seq);
571*4882a593Smuzhiyun if (ret)
572*4882a593Smuzhiyun return ret;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
emaclite_remove(struct udevice * dev)577*4882a593Smuzhiyun static int emaclite_remove(struct udevice *dev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun free(emaclite->phydev);
582*4882a593Smuzhiyun mdio_unregister(emaclite->bus);
583*4882a593Smuzhiyun mdio_free(emaclite->bus);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static const struct eth_ops emaclite_ops = {
589*4882a593Smuzhiyun .start = emaclite_start,
590*4882a593Smuzhiyun .send = emaclite_send,
591*4882a593Smuzhiyun .recv = emaclite_recv,
592*4882a593Smuzhiyun .stop = emaclite_stop,
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
emaclite_ofdata_to_platdata(struct udevice * dev)595*4882a593Smuzhiyun static int emaclite_ofdata_to_platdata(struct udevice *dev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
598*4882a593Smuzhiyun struct xemaclite *emaclite = dev_get_priv(dev);
599*4882a593Smuzhiyun int offset = 0;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
602*4882a593Smuzhiyun emaclite->regs = (struct emaclite_regs *)ioremap_nocache(pdata->iobase,
603*4882a593Smuzhiyun 0x10000);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun emaclite->phyaddr = -1;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
608*4882a593Smuzhiyun "phy-handle");
609*4882a593Smuzhiyun if (offset > 0)
610*4882a593Smuzhiyun emaclite->phyaddr = fdtdec_get_int(gd->fdt_blob, offset,
611*4882a593Smuzhiyun "reg", -1);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun emaclite->txpp = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
614*4882a593Smuzhiyun "xlnx,tx-ping-pong", 0);
615*4882a593Smuzhiyun emaclite->rxpp = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
616*4882a593Smuzhiyun "xlnx,rx-ping-pong", 0);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun printf("EMACLITE: %lx, phyaddr %d, %d/%d\n", (ulong)emaclite->regs,
619*4882a593Smuzhiyun emaclite->phyaddr, emaclite->txpp, emaclite->rxpp);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static const struct udevice_id emaclite_ids[] = {
625*4882a593Smuzhiyun { .compatible = "xlnx,xps-ethernetlite-1.00.a" },
626*4882a593Smuzhiyun { }
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun U_BOOT_DRIVER(emaclite) = {
630*4882a593Smuzhiyun .name = "emaclite",
631*4882a593Smuzhiyun .id = UCLASS_ETH,
632*4882a593Smuzhiyun .of_match = emaclite_ids,
633*4882a593Smuzhiyun .ofdata_to_platdata = emaclite_ofdata_to_platdata,
634*4882a593Smuzhiyun .probe = emaclite_probe,
635*4882a593Smuzhiyun .remove = emaclite_remove,
636*4882a593Smuzhiyun .ops = &emaclite_ops,
637*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct xemaclite),
638*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
639*4882a593Smuzhiyun };
640