xref: /OK3568_Linux_fs/u-boot/drivers/net/tsec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale Three Speed Ethernet Controller driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2004-2011, 2013 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * (C) Copyright 2003, Motorola, Inc.
6*4882a593Smuzhiyun  * author Andy Fleming
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <config.h>
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <net.h>
16*4882a593Smuzhiyun #include <command.h>
17*4882a593Smuzhiyun #include <tsec.h>
18*4882a593Smuzhiyun #include <fsl_mdio.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/processor.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
26*4882a593Smuzhiyun /* Default initializations for TSEC controllers. */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static struct tsec_info_struct tsec_info[] = {
29*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
30*4882a593Smuzhiyun 	STD_TSEC_INFO(1),	/* TSEC1 */
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
33*4882a593Smuzhiyun 	STD_TSEC_INFO(2),	/* TSEC2 */
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #ifdef CONFIG_MPC85XX_FEC
36*4882a593Smuzhiyun 	{
37*4882a593Smuzhiyun 		.regs = TSEC_GET_REGS(2, 0x2000),
38*4882a593Smuzhiyun 		.devname = CONFIG_MPC85XX_FEC_NAME,
39*4882a593Smuzhiyun 		.phyaddr = FEC_PHY_ADDR,
40*4882a593Smuzhiyun 		.flags = FEC_FLAGS,
41*4882a593Smuzhiyun 		.mii_devname = DEFAULT_MII_NAME
42*4882a593Smuzhiyun 	},			/* FEC */
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
45*4882a593Smuzhiyun 	STD_TSEC_INFO(3),	/* TSEC3 */
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #ifdef CONFIG_TSEC4
48*4882a593Smuzhiyun 	STD_TSEC_INFO(4),	/* TSEC4 */
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun #endif /* CONFIG_DM_ETH */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define TBIANA_SETTINGS ( \
54*4882a593Smuzhiyun 		TBIANA_ASYMMETRIC_PAUSE \
55*4882a593Smuzhiyun 		| TBIANA_SYMMETRIC_PAUSE \
56*4882a593Smuzhiyun 		| TBIANA_FULL_DUPLEX \
57*4882a593Smuzhiyun 		)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
60*4882a593Smuzhiyun #ifndef CONFIG_TSEC_TBICR_SETTINGS
61*4882a593Smuzhiyun #define CONFIG_TSEC_TBICR_SETTINGS ( \
62*4882a593Smuzhiyun 		TBICR_PHY_RESET \
63*4882a593Smuzhiyun 		| TBICR_ANEG_ENABLE \
64*4882a593Smuzhiyun 		| TBICR_FULL_DUPLEX \
65*4882a593Smuzhiyun 		| TBICR_SPEED1_SET \
66*4882a593Smuzhiyun 		)
67*4882a593Smuzhiyun #endif /* CONFIG_TSEC_TBICR_SETTINGS */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Configure the TBI for SGMII operation */
tsec_configure_serdes(struct tsec_private * priv)70*4882a593Smuzhiyun static void tsec_configure_serdes(struct tsec_private *priv)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	/*
73*4882a593Smuzhiyun 	 * Access TBI PHY registers at given TSEC register offset as opposed
74*4882a593Smuzhiyun 	 * to the register offset used for external PHY accesses
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
77*4882a593Smuzhiyun 			0, TBI_ANA, TBIANA_SETTINGS);
78*4882a593Smuzhiyun 	tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
79*4882a593Smuzhiyun 			0, TBI_TBICON, TBICON_CLK_SELECT);
80*4882a593Smuzhiyun 	tsec_local_mdio_write(priv->phyregs_sgmii, in_be32(&priv->regs->tbipa),
81*4882a593Smuzhiyun 			0, TBI_CR, CONFIG_TSEC_TBICR_SETTINGS);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #ifdef CONFIG_MCAST_TFTP
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Set the appropriate hash bit for the given addr */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * The algorithm works like so:
92*4882a593Smuzhiyun  * 1) Take the Destination Address (ie the multicast address), and
93*4882a593Smuzhiyun  * do a CRC on it (little endian), and reverse the bits of the
94*4882a593Smuzhiyun  * result.
95*4882a593Smuzhiyun  * 2) Use the 8 most significant bits as a hash into a 256-entry
96*4882a593Smuzhiyun  * table.  The table is controlled through 8 32-bit registers:
97*4882a593Smuzhiyun  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is entry
98*4882a593Smuzhiyun  * 255.  This means that the 3 most significant bits in the
99*4882a593Smuzhiyun  * hash index which gaddr register to use, and the 5 other bits
100*4882a593Smuzhiyun  * indicate which bit (assuming an IBM numbering scheme, which
101*4882a593Smuzhiyun  * for PowerPC (tm) is usually the case) in the register holds
102*4882a593Smuzhiyun  * the entry.
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
tsec_mcast_addr(struct eth_device * dev,const u8 * mcast_mac,u8 set)105*4882a593Smuzhiyun static int tsec_mcast_addr(struct eth_device *dev, const u8 *mcast_mac, u8 set)
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun static int tsec_mcast_addr(struct udevice *dev, const u8 *mcast_mac, int set)
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
111*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
112*4882a593Smuzhiyun 	u32 result, value;
113*4882a593Smuzhiyun 	u8 whichbit, whichreg;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	result = ether_crc(MAC_ADDR_LEN, mcast_mac);
116*4882a593Smuzhiyun 	whichbit = (result >> 24) & 0x1f; /* the 5 LSB = which bit to set */
117*4882a593Smuzhiyun 	whichreg = result >> 29; /* the 3 MSB = which reg to set it in */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	value = 1 << (31-whichbit);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (set)
122*4882a593Smuzhiyun 		setbits_be32(&regs->hash.gaddr0 + whichreg, value);
123*4882a593Smuzhiyun 	else
124*4882a593Smuzhiyun 		clrbits_be32(&regs->hash.gaddr0 + whichreg, value);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun #endif /* Multicast TFTP ? */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * Initialized required registers to appropriate values, zeroing
132*4882a593Smuzhiyun  * those we don't care about (unless zero is bad, in which case,
133*4882a593Smuzhiyun  * choose a more appropriate value)
134*4882a593Smuzhiyun  */
init_registers(struct tsec __iomem * regs)135*4882a593Smuzhiyun static void init_registers(struct tsec __iomem *regs)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	/* Clear IEVENT */
138*4882a593Smuzhiyun 	out_be32(&regs->ievent, IEVENT_INIT_CLEAR);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	out_be32(&regs->imask, IMASK_INIT_CLEAR);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr0, 0);
143*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr1, 0);
144*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr2, 0);
145*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr3, 0);
146*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr4, 0);
147*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr5, 0);
148*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr6, 0);
149*4882a593Smuzhiyun 	out_be32(&regs->hash.iaddr7, 0);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr0, 0);
152*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr1, 0);
153*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr2, 0);
154*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr3, 0);
155*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr4, 0);
156*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr5, 0);
157*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr6, 0);
158*4882a593Smuzhiyun 	out_be32(&regs->hash.gaddr7, 0);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	out_be32(&regs->rctrl, 0x00000000);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Init RMON mib registers */
163*4882a593Smuzhiyun 	memset((void *)&regs->rmon, 0, sizeof(regs->rmon));
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	out_be32(&regs->rmon.cam1, 0xffffffff);
166*4882a593Smuzhiyun 	out_be32(&regs->rmon.cam2, 0xffffffff);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	out_be32(&regs->mrblr, MRBLR_INIT_SETTINGS);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	out_be32(&regs->minflr, MINFLR_INIT_SETTINGS);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	out_be32(&regs->attr, ATTR_INIT_SETTINGS);
173*4882a593Smuzhiyun 	out_be32(&regs->attreli, ATTRELI_INIT_SETTINGS);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * Configure maccfg2 based on negotiated speed and duplex
179*4882a593Smuzhiyun  * reported by PHY handling code
180*4882a593Smuzhiyun  */
adjust_link(struct tsec_private * priv,struct phy_device * phydev)181*4882a593Smuzhiyun static void adjust_link(struct tsec_private *priv, struct phy_device *phydev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
184*4882a593Smuzhiyun 	u32 ecntrl, maccfg2;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (!phydev->link) {
187*4882a593Smuzhiyun 		printf("%s: No link.\n", phydev->dev->name);
188*4882a593Smuzhiyun 		return;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* clear all bits relative with interface mode */
192*4882a593Smuzhiyun 	ecntrl = in_be32(&regs->ecntrl);
193*4882a593Smuzhiyun 	ecntrl &= ~ECNTRL_R100;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	maccfg2 = in_be32(&regs->maccfg2);
196*4882a593Smuzhiyun 	maccfg2 &= ~(MACCFG2_IF | MACCFG2_FULL_DUPLEX);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (phydev->duplex)
199*4882a593Smuzhiyun 		maccfg2 |= MACCFG2_FULL_DUPLEX;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	switch (phydev->speed) {
202*4882a593Smuzhiyun 	case 1000:
203*4882a593Smuzhiyun 		maccfg2 |= MACCFG2_GMII;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case 100:
206*4882a593Smuzhiyun 	case 10:
207*4882a593Smuzhiyun 		maccfg2 |= MACCFG2_MII;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		/*
210*4882a593Smuzhiyun 		 * Set R100 bit in all modes although
211*4882a593Smuzhiyun 		 * it is only used in RGMII mode
212*4882a593Smuzhiyun 		 */
213*4882a593Smuzhiyun 		if (phydev->speed == 100)
214*4882a593Smuzhiyun 			ecntrl |= ECNTRL_R100;
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	default:
217*4882a593Smuzhiyun 		printf("%s: Speed was bad\n", phydev->dev->name);
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	out_be32(&regs->ecntrl, ecntrl);
222*4882a593Smuzhiyun 	out_be32(&regs->maccfg2, maccfg2);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	printf("Speed: %d, %s duplex%s\n", phydev->speed,
225*4882a593Smuzhiyun 			(phydev->duplex) ? "full" : "half",
226*4882a593Smuzhiyun 			(phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  * This returns the status bits of the device. The return value
231*4882a593Smuzhiyun  * is never checked, and this is what the 8260 driver did, so we
232*4882a593Smuzhiyun  * do the same. Presumably, this would be zero if there were no
233*4882a593Smuzhiyun  * errors
234*4882a593Smuzhiyun  */
235*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
tsec_send(struct eth_device * dev,void * packet,int length)236*4882a593Smuzhiyun static int tsec_send(struct eth_device *dev, void *packet, int length)
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun static int tsec_send(struct udevice *dev, void *packet, int length)
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
242*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
243*4882a593Smuzhiyun 	uint16_t status;
244*4882a593Smuzhiyun 	int result = 0;
245*4882a593Smuzhiyun 	int i;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Find an empty buffer descriptor */
248*4882a593Smuzhiyun 	for (i = 0;
249*4882a593Smuzhiyun 	     in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_READY;
250*4882a593Smuzhiyun 	     i++) {
251*4882a593Smuzhiyun 		if (i >= TOUT_LOOP) {
252*4882a593Smuzhiyun 			debug("%s: tsec: tx buffers full\n", dev->name);
253*4882a593Smuzhiyun 			return result;
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	out_be32(&priv->txbd[priv->tx_idx].bufptr, (u32)packet);
258*4882a593Smuzhiyun 	out_be16(&priv->txbd[priv->tx_idx].length, length);
259*4882a593Smuzhiyun 	status = in_be16(&priv->txbd[priv->tx_idx].status);
260*4882a593Smuzhiyun 	out_be16(&priv->txbd[priv->tx_idx].status, status |
261*4882a593Smuzhiyun 		(TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT));
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Tell the DMA to go */
264*4882a593Smuzhiyun 	out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Wait for buffer to be transmitted */
267*4882a593Smuzhiyun 	for (i = 0;
268*4882a593Smuzhiyun 	     in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_READY;
269*4882a593Smuzhiyun 	     i++) {
270*4882a593Smuzhiyun 		if (i >= TOUT_LOOP) {
271*4882a593Smuzhiyun 			debug("%s: tsec: tx error\n", dev->name);
272*4882a593Smuzhiyun 			return result;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	priv->tx_idx = (priv->tx_idx + 1) % TX_BUF_CNT;
277*4882a593Smuzhiyun 	result = in_be16(&priv->txbd[priv->tx_idx].status) & TXBD_STATS;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return result;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
tsec_recv(struct eth_device * dev)283*4882a593Smuzhiyun static int tsec_recv(struct eth_device *dev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
286*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	while (!(in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY)) {
289*4882a593Smuzhiyun 		int length = in_be16(&priv->rxbd[priv->rx_idx].length);
290*4882a593Smuzhiyun 		uint16_t status = in_be16(&priv->rxbd[priv->rx_idx].status);
291*4882a593Smuzhiyun 		uchar *packet = net_rx_packets[priv->rx_idx];
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		/* Send the packet up if there were no errors */
294*4882a593Smuzhiyun 		if (!(status & RXBD_STATS))
295*4882a593Smuzhiyun 			net_process_received_packet(packet, length - 4);
296*4882a593Smuzhiyun 		else
297*4882a593Smuzhiyun 			printf("Got error %x\n", (status & RXBD_STATS));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		out_be16(&priv->rxbd[priv->rx_idx].length, 0);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		status = RXBD_EMPTY;
302*4882a593Smuzhiyun 		/* Set the wrap bit if this is the last element in the list */
303*4882a593Smuzhiyun 		if ((priv->rx_idx + 1) == PKTBUFSRX)
304*4882a593Smuzhiyun 			status |= RXBD_WRAP;
305*4882a593Smuzhiyun 		out_be16(&priv->rxbd[priv->rx_idx].status, status);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (in_be32(&regs->ievent) & IEVENT_BSY) {
311*4882a593Smuzhiyun 		out_be32(&regs->ievent, IEVENT_BSY);
312*4882a593Smuzhiyun 		out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return -1;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun #else
tsec_recv(struct udevice * dev,int flags,uchar ** packetp)318*4882a593Smuzhiyun static int tsec_recv(struct udevice *dev, int flags, uchar **packetp)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
321*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
322*4882a593Smuzhiyun 	int ret = -1;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!(in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY)) {
325*4882a593Smuzhiyun 		int length = in_be16(&priv->rxbd[priv->rx_idx].length);
326*4882a593Smuzhiyun 		uint16_t status = in_be16(&priv->rxbd[priv->rx_idx].status);
327*4882a593Smuzhiyun 		uint32_t buf;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		/* Send the packet up if there were no errors */
330*4882a593Smuzhiyun 		if (!(status & RXBD_STATS)) {
331*4882a593Smuzhiyun 			buf = in_be32(&priv->rxbd[priv->rx_idx].bufptr);
332*4882a593Smuzhiyun 			*packetp = (uchar *)buf;
333*4882a593Smuzhiyun 			ret = length - 4;
334*4882a593Smuzhiyun 		} else {
335*4882a593Smuzhiyun 			printf("Got error %x\n", (status & RXBD_STATS));
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (in_be32(&regs->ievent) & IEVENT_BSY) {
340*4882a593Smuzhiyun 		out_be32(&regs->ievent, IEVENT_BSY);
341*4882a593Smuzhiyun 		out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
tsec_free_pkt(struct udevice * dev,uchar * packet,int length)347*4882a593Smuzhiyun static int tsec_free_pkt(struct udevice *dev, uchar *packet, int length)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
350*4882a593Smuzhiyun 	uint16_t status;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	out_be16(&priv->rxbd[priv->rx_idx].length, 0);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	status = RXBD_EMPTY;
355*4882a593Smuzhiyun 	/* Set the wrap bit if this is the last element in the list */
356*4882a593Smuzhiyun 	if ((priv->rx_idx + 1) == PKTBUFSRX)
357*4882a593Smuzhiyun 		status |= RXBD_WRAP;
358*4882a593Smuzhiyun 	out_be16(&priv->rxbd[priv->rx_idx].status, status);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Stop the interface */
367*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
tsec_halt(struct eth_device * dev)368*4882a593Smuzhiyun static void tsec_halt(struct eth_device *dev)
369*4882a593Smuzhiyun #else
370*4882a593Smuzhiyun static void tsec_halt(struct udevice *dev)
371*4882a593Smuzhiyun #endif
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
374*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
377*4882a593Smuzhiyun 	setbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	while ((in_be32(&regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC))
380*4882a593Smuzhiyun 			!= (IEVENT_GRSC | IEVENT_GTSC))
381*4882a593Smuzhiyun 		;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	clrbits_be32(&regs->maccfg1, MACCFG1_TX_EN | MACCFG1_RX_EN);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Shut down the PHY, as needed */
386*4882a593Smuzhiyun 	phy_shutdown(priv->phydev);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * When MACCFG1[Rx_EN] is enabled during system boot as part
392*4882a593Smuzhiyun  * of the eTSEC port initialization sequence,
393*4882a593Smuzhiyun  * the eTSEC Rx logic may not be properly initialized.
394*4882a593Smuzhiyun  */
redundant_init(struct tsec_private * priv)395*4882a593Smuzhiyun void redundant_init(struct tsec_private *priv)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
398*4882a593Smuzhiyun 	uint t, count = 0;
399*4882a593Smuzhiyun 	int fail = 1;
400*4882a593Smuzhiyun 	static const u8 pkt[] = {
401*4882a593Smuzhiyun 		0x00, 0x1e, 0x4f, 0x12, 0xcb, 0x2c, 0x00, 0x25,
402*4882a593Smuzhiyun 		0x64, 0xbb, 0xd1, 0xab, 0x08, 0x00, 0x45, 0x00,
403*4882a593Smuzhiyun 		0x00, 0x5c, 0xdd, 0x22, 0x00, 0x00, 0x80, 0x01,
404*4882a593Smuzhiyun 		0x1f, 0x71, 0x0a, 0xc1, 0x14, 0x22, 0x0a, 0xc1,
405*4882a593Smuzhiyun 		0x14, 0x6a, 0x08, 0x00, 0xef, 0x7e, 0x02, 0x00,
406*4882a593Smuzhiyun 		0x94, 0x05, 0x61, 0x62, 0x63, 0x64, 0x65, 0x66,
407*4882a593Smuzhiyun 		0x67, 0x68, 0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e,
408*4882a593Smuzhiyun 		0x6f, 0x70, 0x71, 0x72, 0x73, 0x74, 0x75, 0x76,
409*4882a593Smuzhiyun 		0x77, 0x61, 0x62, 0x63, 0x64, 0x65, 0x66, 0x67,
410*4882a593Smuzhiyun 		0x68, 0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e, 0x6f,
411*4882a593Smuzhiyun 		0x70, 0x71, 0x72, 0x73, 0x74, 0x75, 0x76, 0x77,
412*4882a593Smuzhiyun 		0x61, 0x62, 0x63, 0x64, 0x65, 0x66, 0x67, 0x68,
413*4882a593Smuzhiyun 		0x69, 0x6a, 0x6b, 0x6c, 0x6d, 0x6e, 0x6f, 0x70,
414*4882a593Smuzhiyun 		0x71, 0x72};
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Enable promiscuous mode */
417*4882a593Smuzhiyun 	setbits_be32(&regs->rctrl, 0x8);
418*4882a593Smuzhiyun 	/* Enable loopback mode */
419*4882a593Smuzhiyun 	setbits_be32(&regs->maccfg1, MACCFG1_LOOPBACK);
420*4882a593Smuzhiyun 	/* Enable transmit and receive */
421*4882a593Smuzhiyun 	setbits_be32(&regs->maccfg1, MACCFG1_RX_EN | MACCFG1_TX_EN);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Tell the DMA it is clear to go */
424*4882a593Smuzhiyun 	setbits_be32(&regs->dmactrl, DMACTRL_INIT_SETTINGS);
425*4882a593Smuzhiyun 	out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
426*4882a593Smuzhiyun 	out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
427*4882a593Smuzhiyun 	clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	do {
430*4882a593Smuzhiyun 		uint16_t status;
431*4882a593Smuzhiyun 		tsec_send(priv->dev, (void *)pkt, sizeof(pkt));
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		/* Wait for buffer to be received */
434*4882a593Smuzhiyun 		for (t = 0;
435*4882a593Smuzhiyun 		     in_be16(&priv->rxbd[priv->rx_idx].status) & RXBD_EMPTY;
436*4882a593Smuzhiyun 		     t++) {
437*4882a593Smuzhiyun 			if (t >= 10 * TOUT_LOOP) {
438*4882a593Smuzhiyun 				printf("%s: tsec: rx error\n", priv->dev->name);
439*4882a593Smuzhiyun 				break;
440*4882a593Smuzhiyun 			}
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		if (!memcmp(pkt, net_rx_packets[priv->rx_idx], sizeof(pkt)))
444*4882a593Smuzhiyun 			fail = 0;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		out_be16(&priv->rxbd[priv->rx_idx].length, 0);
447*4882a593Smuzhiyun 		status = RXBD_EMPTY;
448*4882a593Smuzhiyun 		if ((priv->rx_idx + 1) == PKTBUFSRX)
449*4882a593Smuzhiyun 			status |= RXBD_WRAP;
450*4882a593Smuzhiyun 		out_be16(&priv->rxbd[priv->rx_idx].status, status);
451*4882a593Smuzhiyun 		priv->rx_idx = (priv->rx_idx + 1) % PKTBUFSRX;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		if (in_be32(&regs->ievent) & IEVENT_BSY) {
454*4882a593Smuzhiyun 			out_be32(&regs->ievent, IEVENT_BSY);
455*4882a593Smuzhiyun 			out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 		if (fail) {
458*4882a593Smuzhiyun 			printf("loopback recv packet error!\n");
459*4882a593Smuzhiyun 			clrbits_be32(&regs->maccfg1, MACCFG1_RX_EN);
460*4882a593Smuzhiyun 			udelay(1000);
461*4882a593Smuzhiyun 			setbits_be32(&regs->maccfg1, MACCFG1_RX_EN);
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 	} while ((count++ < 4) && (fail == 1));
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (fail)
466*4882a593Smuzhiyun 		panic("eTSEC init fail!\n");
467*4882a593Smuzhiyun 	/* Disable promiscuous mode */
468*4882a593Smuzhiyun 	clrbits_be32(&regs->rctrl, 0x8);
469*4882a593Smuzhiyun 	/* Disable loopback mode */
470*4882a593Smuzhiyun 	clrbits_be32(&regs->maccfg1, MACCFG1_LOOPBACK);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun #endif
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun  * Set up the buffers and their descriptors, and bring up the
476*4882a593Smuzhiyun  * interface
477*4882a593Smuzhiyun  */
startup_tsec(struct tsec_private * priv)478*4882a593Smuzhiyun static void startup_tsec(struct tsec_private *priv)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
481*4882a593Smuzhiyun 	uint16_t status;
482*4882a593Smuzhiyun 	int i;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* reset the indices to zero */
485*4882a593Smuzhiyun 	priv->rx_idx = 0;
486*4882a593Smuzhiyun 	priv->tx_idx = 0;
487*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
488*4882a593Smuzhiyun 	uint svr;
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Point to the buffer descriptors */
492*4882a593Smuzhiyun 	out_be32(&regs->tbase, (u32)&priv->txbd[0]);
493*4882a593Smuzhiyun 	out_be32(&regs->rbase, (u32)&priv->rxbd[0]);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* Initialize the Rx Buffer descriptors */
496*4882a593Smuzhiyun 	for (i = 0; i < PKTBUFSRX; i++) {
497*4882a593Smuzhiyun 		out_be16(&priv->rxbd[i].status, RXBD_EMPTY);
498*4882a593Smuzhiyun 		out_be16(&priv->rxbd[i].length, 0);
499*4882a593Smuzhiyun 		out_be32(&priv->rxbd[i].bufptr, (u32)net_rx_packets[i]);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 	status = in_be16(&priv->rxbd[PKTBUFSRX - 1].status);
502*4882a593Smuzhiyun 	out_be16(&priv->rxbd[PKTBUFSRX - 1].status, status | RXBD_WRAP);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* Initialize the TX Buffer Descriptors */
505*4882a593Smuzhiyun 	for (i = 0; i < TX_BUF_CNT; i++) {
506*4882a593Smuzhiyun 		out_be16(&priv->txbd[i].status, 0);
507*4882a593Smuzhiyun 		out_be16(&priv->txbd[i].length, 0);
508*4882a593Smuzhiyun 		out_be32(&priv->txbd[i].bufptr, 0);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 	status = in_be16(&priv->txbd[TX_BUF_CNT - 1].status);
511*4882a593Smuzhiyun 	out_be16(&priv->txbd[TX_BUF_CNT - 1].status, status | TXBD_WRAP);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
514*4882a593Smuzhiyun 	svr = get_svr();
515*4882a593Smuzhiyun 	if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
516*4882a593Smuzhiyun 		redundant_init(priv);
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun 	/* Enable Transmit and Receive */
519*4882a593Smuzhiyun 	setbits_be32(&regs->maccfg1, MACCFG1_RX_EN | MACCFG1_TX_EN);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Tell the DMA it is clear to go */
522*4882a593Smuzhiyun 	setbits_be32(&regs->dmactrl, DMACTRL_INIT_SETTINGS);
523*4882a593Smuzhiyun 	out_be32(&regs->tstat, TSTAT_CLEAR_THALT);
524*4882a593Smuzhiyun 	out_be32(&regs->rstat, RSTAT_CLEAR_RHALT);
525*4882a593Smuzhiyun 	clrbits_be32(&regs->dmactrl, DMACTRL_GRS | DMACTRL_GTS);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun  * Initializes data structures and registers for the controller,
530*4882a593Smuzhiyun  * and brings the interface up. Returns the link status, meaning
531*4882a593Smuzhiyun  * that it returns success if the link is up, failure otherwise.
532*4882a593Smuzhiyun  * This allows U-Boot to find the first active controller.
533*4882a593Smuzhiyun  */
534*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
tsec_init(struct eth_device * dev,bd_t * bd)535*4882a593Smuzhiyun static int tsec_init(struct eth_device *dev, bd_t * bd)
536*4882a593Smuzhiyun #else
537*4882a593Smuzhiyun static int tsec_init(struct udevice *dev)
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
541*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
542*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
545*4882a593Smuzhiyun 	u32 tempval;
546*4882a593Smuzhiyun 	int ret;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Make sure the controller is stopped */
549*4882a593Smuzhiyun 	tsec_halt(dev);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Init MACCFG2.  Defaults to GMII */
552*4882a593Smuzhiyun 	out_be32(&regs->maccfg2, MACCFG2_INIT_SETTINGS);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* Init ECNTRL */
555*4882a593Smuzhiyun 	out_be32(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/*
558*4882a593Smuzhiyun 	 * Copy the station address into the address registers.
559*4882a593Smuzhiyun 	 * For a station address of 0x12345678ABCD in transmission
560*4882a593Smuzhiyun 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
561*4882a593Smuzhiyun 	 * MACnADDR2 is set to 0x34120000.
562*4882a593Smuzhiyun 	 */
563*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
564*4882a593Smuzhiyun 	tempval = (dev->enetaddr[5] << 24) | (dev->enetaddr[4] << 16) |
565*4882a593Smuzhiyun 		  (dev->enetaddr[3] << 8)  |  dev->enetaddr[2];
566*4882a593Smuzhiyun #else
567*4882a593Smuzhiyun 	tempval = (pdata->enetaddr[5] << 24) | (pdata->enetaddr[4] << 16) |
568*4882a593Smuzhiyun 		  (pdata->enetaddr[3] << 8)  |  pdata->enetaddr[2];
569*4882a593Smuzhiyun #endif
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	out_be32(&regs->macstnaddr1, tempval);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
574*4882a593Smuzhiyun 	tempval = (dev->enetaddr[1] << 24) | (dev->enetaddr[0] << 16);
575*4882a593Smuzhiyun #else
576*4882a593Smuzhiyun 	tempval = (pdata->enetaddr[1] << 24) | (pdata->enetaddr[0] << 16);
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	out_be32(&regs->macstnaddr2, tempval);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Clear out (for the most part) the other registers */
582*4882a593Smuzhiyun 	init_registers(regs);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* Ready the device for tx/rx */
585*4882a593Smuzhiyun 	startup_tsec(priv);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Start up the PHY */
588*4882a593Smuzhiyun 	ret = phy_startup(priv->phydev);
589*4882a593Smuzhiyun 	if (ret) {
590*4882a593Smuzhiyun 		printf("Could not initialize PHY %s\n",
591*4882a593Smuzhiyun 		       priv->phydev->dev->name);
592*4882a593Smuzhiyun 		return ret;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	adjust_link(priv, priv->phydev);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* If there's no link, fail */
598*4882a593Smuzhiyun 	return priv->phydev->link ? 0 : -1;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
tsec_get_interface(struct tsec_private * priv)601*4882a593Smuzhiyun static phy_interface_t tsec_get_interface(struct tsec_private *priv)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
604*4882a593Smuzhiyun 	u32 ecntrl;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	ecntrl = in_be32(&regs->ecntrl);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (ecntrl & ECNTRL_SGMII_MODE)
609*4882a593Smuzhiyun 		return PHY_INTERFACE_MODE_SGMII;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (ecntrl & ECNTRL_TBI_MODE) {
612*4882a593Smuzhiyun 		if (ecntrl & ECNTRL_REDUCED_MODE)
613*4882a593Smuzhiyun 			return PHY_INTERFACE_MODE_RTBI;
614*4882a593Smuzhiyun 		else
615*4882a593Smuzhiyun 			return PHY_INTERFACE_MODE_TBI;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (ecntrl & ECNTRL_REDUCED_MODE) {
619*4882a593Smuzhiyun 		if (ecntrl & ECNTRL_REDUCED_MII_MODE)
620*4882a593Smuzhiyun 			return PHY_INTERFACE_MODE_RMII;
621*4882a593Smuzhiyun 		else {
622*4882a593Smuzhiyun 			phy_interface_t interface = priv->interface;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 			/*
625*4882a593Smuzhiyun 			 * This isn't autodetected, so it must
626*4882a593Smuzhiyun 			 * be set by the platform code.
627*4882a593Smuzhiyun 			 */
628*4882a593Smuzhiyun 			if ((interface == PHY_INTERFACE_MODE_RGMII_ID) ||
629*4882a593Smuzhiyun 			    (interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
630*4882a593Smuzhiyun 			    (interface == PHY_INTERFACE_MODE_RGMII_RXID))
631*4882a593Smuzhiyun 				return interface;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 			return PHY_INTERFACE_MODE_RGMII;
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (priv->flags & TSEC_GIGABIT)
638*4882a593Smuzhiyun 		return PHY_INTERFACE_MODE_GMII;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	return PHY_INTERFACE_MODE_MII;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun  * Discover which PHY is attached to the device, and configure it
645*4882a593Smuzhiyun  * properly.  If the PHY is not recognized, then return 0
646*4882a593Smuzhiyun  * (failure).  Otherwise, return 1
647*4882a593Smuzhiyun  */
init_phy(struct tsec_private * priv)648*4882a593Smuzhiyun static int init_phy(struct tsec_private *priv)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct phy_device *phydev;
651*4882a593Smuzhiyun 	struct tsec __iomem *regs = priv->regs;
652*4882a593Smuzhiyun 	u32 supported = (SUPPORTED_10baseT_Half |
653*4882a593Smuzhiyun 			SUPPORTED_10baseT_Full |
654*4882a593Smuzhiyun 			SUPPORTED_100baseT_Half |
655*4882a593Smuzhiyun 			SUPPORTED_100baseT_Full);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (priv->flags & TSEC_GIGABIT)
658*4882a593Smuzhiyun 		supported |= SUPPORTED_1000baseT_Full;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* Assign a Physical address to the TBI */
661*4882a593Smuzhiyun 	out_be32(&regs->tbipa, priv->tbiaddr);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	priv->interface = tsec_get_interface(priv);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (priv->interface == PHY_INTERFACE_MODE_SGMII)
666*4882a593Smuzhiyun 		tsec_configure_serdes(priv);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	phydev = phy_connect(priv->bus, priv->phyaddr, priv->dev,
669*4882a593Smuzhiyun 			     priv->interface);
670*4882a593Smuzhiyun 	if (!phydev)
671*4882a593Smuzhiyun 		return 0;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	phydev->supported &= supported;
674*4882a593Smuzhiyun 	phydev->advertising = phydev->supported;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	priv->phydev = phydev;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	phy_config(phydev);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return 1;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun  * Initialize device structure. Returns success if PHY
686*4882a593Smuzhiyun  * initialization succeeded (i.e. if it recognizes the PHY)
687*4882a593Smuzhiyun  */
tsec_initialize(bd_t * bis,struct tsec_info_struct * tsec_info)688*4882a593Smuzhiyun static int tsec_initialize(bd_t *bis, struct tsec_info_struct *tsec_info)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	struct eth_device *dev;
691*4882a593Smuzhiyun 	int i;
692*4882a593Smuzhiyun 	struct tsec_private *priv;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	dev = (struct eth_device *)malloc(sizeof *dev);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	if (NULL == dev)
697*4882a593Smuzhiyun 		return 0;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	memset(dev, 0, sizeof *dev);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	priv = (struct tsec_private *)malloc(sizeof(*priv));
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (NULL == priv)
704*4882a593Smuzhiyun 		return 0;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	priv->regs = tsec_info->regs;
707*4882a593Smuzhiyun 	priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	priv->phyaddr = tsec_info->phyaddr;
710*4882a593Smuzhiyun 	priv->tbiaddr = CONFIG_SYS_TBIPA_VALUE;
711*4882a593Smuzhiyun 	priv->flags = tsec_info->flags;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	strcpy(dev->name, tsec_info->devname);
714*4882a593Smuzhiyun 	priv->interface = tsec_info->interface;
715*4882a593Smuzhiyun 	priv->bus = miiphy_get_dev_by_name(tsec_info->mii_devname);
716*4882a593Smuzhiyun 	priv->dev = dev;
717*4882a593Smuzhiyun 	dev->iobase = 0;
718*4882a593Smuzhiyun 	dev->priv = priv;
719*4882a593Smuzhiyun 	dev->init = tsec_init;
720*4882a593Smuzhiyun 	dev->halt = tsec_halt;
721*4882a593Smuzhiyun 	dev->send = tsec_send;
722*4882a593Smuzhiyun 	dev->recv = tsec_recv;
723*4882a593Smuzhiyun #ifdef CONFIG_MCAST_TFTP
724*4882a593Smuzhiyun 	dev->mcast = tsec_mcast_addr;
725*4882a593Smuzhiyun #endif
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Tell U-Boot to get the addr from the env */
728*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
729*4882a593Smuzhiyun 		dev->enetaddr[i] = 0;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	eth_register(dev);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Reset the MAC */
734*4882a593Smuzhiyun 	setbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
735*4882a593Smuzhiyun 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
736*4882a593Smuzhiyun 	clrbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* Try to initialize PHY here, and return */
739*4882a593Smuzhiyun 	return init_phy(priv);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun /*
743*4882a593Smuzhiyun  * Initialize all the TSEC devices
744*4882a593Smuzhiyun  *
745*4882a593Smuzhiyun  * Returns the number of TSEC devices that were initialized
746*4882a593Smuzhiyun  */
tsec_eth_init(bd_t * bis,struct tsec_info_struct * tsecs,int num)747*4882a593Smuzhiyun int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	int i;
750*4882a593Smuzhiyun 	int ret, count = 0;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
753*4882a593Smuzhiyun 		ret = tsec_initialize(bis, &tsecs[i]);
754*4882a593Smuzhiyun 		if (ret > 0)
755*4882a593Smuzhiyun 			count += ret;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return count;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
tsec_standard_init(bd_t * bis)761*4882a593Smuzhiyun int tsec_standard_init(bd_t *bis)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct fsl_pq_mdio_info info;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	info.regs = TSEC_GET_MDIO_REGS_BASE(1);
766*4882a593Smuzhiyun 	info.name = DEFAULT_MII_NAME;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	fsl_pq_mdio_init(bis, &info);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun #else /* CONFIG_DM_ETH */
tsec_probe(struct udevice * dev)773*4882a593Smuzhiyun int tsec_probe(struct udevice *dev)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	struct tsec_private *priv = dev_get_priv(dev);
776*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
777*4882a593Smuzhiyun 	struct fsl_pq_mdio_info mdio_info;
778*4882a593Smuzhiyun 	int offset = 0;
779*4882a593Smuzhiyun 	int reg;
780*4882a593Smuzhiyun 	const char *phy_mode;
781*4882a593Smuzhiyun 	int ret;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
784*4882a593Smuzhiyun 	priv->regs = (struct tsec *)pdata->iobase;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
787*4882a593Smuzhiyun 				       "phy-handle");
788*4882a593Smuzhiyun 	if (offset > 0) {
789*4882a593Smuzhiyun 		reg = fdtdec_get_int(gd->fdt_blob, offset, "reg", 0);
790*4882a593Smuzhiyun 		priv->phyaddr = reg;
791*4882a593Smuzhiyun 	} else {
792*4882a593Smuzhiyun 		debug("phy-handle does not exist under tsec %s\n", dev->name);
793*4882a593Smuzhiyun 		return -ENOENT;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	offset = fdt_parent_offset(gd->fdt_blob, offset);
797*4882a593Smuzhiyun 	if (offset > 0) {
798*4882a593Smuzhiyun 		reg = fdtdec_get_int(gd->fdt_blob, offset, "reg", 0);
799*4882a593Smuzhiyun 		priv->phyregs_sgmii = (struct tsec_mii_mng *)(reg + 0x520);
800*4882a593Smuzhiyun 	} else {
801*4882a593Smuzhiyun 		debug("No parent node for PHY?\n");
802*4882a593Smuzhiyun 		return -ENOENT;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
806*4882a593Smuzhiyun 				       "tbi-handle");
807*4882a593Smuzhiyun 	if (offset > 0) {
808*4882a593Smuzhiyun 		reg = fdtdec_get_int(gd->fdt_blob, offset, "reg",
809*4882a593Smuzhiyun 				     CONFIG_SYS_TBIPA_VALUE);
810*4882a593Smuzhiyun 		priv->tbiaddr = reg;
811*4882a593Smuzhiyun 	} else {
812*4882a593Smuzhiyun 		priv->tbiaddr = CONFIG_SYS_TBIPA_VALUE;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
816*4882a593Smuzhiyun 			       "phy-connection-type", NULL);
817*4882a593Smuzhiyun 	if (phy_mode)
818*4882a593Smuzhiyun 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
819*4882a593Smuzhiyun 	if (pdata->phy_interface == -1) {
820*4882a593Smuzhiyun 		debug("Invalid PHY interface '%s'\n", phy_mode);
821*4882a593Smuzhiyun 		return -EINVAL;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 	priv->interface = pdata->phy_interface;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* Initialize flags */
826*4882a593Smuzhiyun 	priv->flags = TSEC_GIGABIT;
827*4882a593Smuzhiyun 	if (priv->interface == PHY_INTERFACE_MODE_SGMII)
828*4882a593Smuzhiyun 		priv->flags |= TSEC_SGMII;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	mdio_info.regs = priv->phyregs_sgmii;
831*4882a593Smuzhiyun 	mdio_info.name = (char *)dev->name;
832*4882a593Smuzhiyun 	ret = fsl_pq_mdio_init(NULL, &mdio_info);
833*4882a593Smuzhiyun 	if (ret)
834*4882a593Smuzhiyun 		return ret;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* Reset the MAC */
837*4882a593Smuzhiyun 	setbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
838*4882a593Smuzhiyun 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
839*4882a593Smuzhiyun 	clrbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	priv->dev = dev;
842*4882a593Smuzhiyun 	priv->bus = miiphy_get_dev_by_name(dev->name);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* Try to initialize PHY here, and return */
845*4882a593Smuzhiyun 	return !init_phy(priv);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
tsec_remove(struct udevice * dev)848*4882a593Smuzhiyun int tsec_remove(struct udevice *dev)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct tsec_private *priv = dev->priv;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	free(priv->phydev);
853*4882a593Smuzhiyun 	mdio_unregister(priv->bus);
854*4882a593Smuzhiyun 	mdio_free(priv->bus);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static const struct eth_ops tsec_ops = {
860*4882a593Smuzhiyun 	.start = tsec_init,
861*4882a593Smuzhiyun 	.send = tsec_send,
862*4882a593Smuzhiyun 	.recv = tsec_recv,
863*4882a593Smuzhiyun 	.free_pkt = tsec_free_pkt,
864*4882a593Smuzhiyun 	.stop = tsec_halt,
865*4882a593Smuzhiyun #ifdef CONFIG_MCAST_TFTP
866*4882a593Smuzhiyun 	.mcast = tsec_mcast_addr,
867*4882a593Smuzhiyun #endif
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun static const struct udevice_id tsec_ids[] = {
871*4882a593Smuzhiyun 	{ .compatible = "fsl,tsec" },
872*4882a593Smuzhiyun 	{ }
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun U_BOOT_DRIVER(eth_tsec) = {
876*4882a593Smuzhiyun 	.name = "tsec",
877*4882a593Smuzhiyun 	.id = UCLASS_ETH,
878*4882a593Smuzhiyun 	.of_match = tsec_ids,
879*4882a593Smuzhiyun 	.probe = tsec_probe,
880*4882a593Smuzhiyun 	.remove = tsec_remove,
881*4882a593Smuzhiyun 	.ops = &tsec_ops,
882*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct tsec_private),
883*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
884*4882a593Smuzhiyun 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun #endif /* CONFIG_DM_ETH */
887